SH3 - HIGH CODE DENSITY, LOW-POWER

被引:52
作者
HASEGAWA, A
KAWASAKAI, I
YAMADA, K
YOSHIOKA, S
KAWASAKI, S
BISWAS, P
机构
[1] HITACHI LTD,DIV SEMICOND & INTEGRATED CIRCUITS,OFF 32 BIT MICROCOMP DEV,KOKUBUNJI,TOKYO,JAPAN
[2] HITACHI LTD,CTR SEMICOND DEV,MICROPROCESSOR DEV GRP,KOKUBUNJI,TOKYO,JAPAN
[3] HITACHI MICROSYST INC,SAN JOSE,CA
关键词
D O I
10.1109/40.476254
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Our SH series microprocessors feature 32-bit RISC architecture with a 16-bit, fixed-length instruction set. We describe SH3, a pipelined implementation of the SH architecture with on-chip cache, MMU, and software-programmable power management. Its higher code density and corresponding improvement in instruction-fetch latency lead to higher performance than typical 32-bit RISC architectures achieve, These features, small die size, and low power consumption make SH3 an ideal microprocessor for portable computing systems or multimedia systems.
引用
收藏
页码:11 / 19
页数:9
相关论文
共 7 条
[1]  
Bunda J., 1992, P INT S COMP ARCH, P237
[2]   CACHE PERFORMANCE OF THE SPEC92 BENCHMARK SUITE [J].
GEE, JD ;
HILL, MD ;
PNEVMATIKATOS, DN ;
SMITH, AJ .
IEEE MICRO, 1993, 13 (04) :17-27
[3]  
NARITA S, 1995, P S VLSI CIRCUITS IE, P59
[4]  
Patterson D., 1990, COMPUTER ARCHITECTUR
[5]  
Radin G., 1982, P S ARCH SUPPORT PRO, P39
[6]  
STEENKISTE P, 1989, P 16 IEEE ACM INT S, P252
[7]   DESIGN TRADEOFFS FOR SOFTWARE-MANAGED TLBS [J].
UHLIG, R ;
NAGLE, D ;
STANLEY, T ;
MUDGE, T ;
SECHREST, S ;
BROWN, R .
ACM TRANSACTIONS ON COMPUTER SYSTEMS, 1994, 12 (03) :175-205