CUMULATIVE BALANCE TESTING OF LOGIC-CIRCUITS

被引:10
|
作者
CHAKRABARTY, K
HAYES, JP
机构
[1] Advanced Computer Architecture Laboratory, Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor
基金
美国国家科学基金会;
关键词
D O I
10.1109/92.365455
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a new test response compression method called cumulative balance testing (CBT) that extends both balance testing and accumulator compression testing. CBT uses an accumulated balance signature, and it guarantees very high error coverage (over 99%) for various error models. We demonstrate that the single stuck-line (SSL) fault coverage of CBT for many of the ISCAS 85 combinational benchmark circuits is 100%, and for all but one circuit, the fault coverage is over 99.5%. To make processor circuits self-testing, any existing accumulators and counters can be exploited to implement CBT. Its ease of implementation, provably high error coverage, and exceptionally high SSL fault coverage, even with reduced (nonexhaustive) test sets, make CBT suitable for the built-in self testing of processor circuits that require a guaranteed level of test confidence.
引用
收藏
页码:72 / 83
页数:12
相关论文
共 50 条