1.0-MU-M N-WELL CMOS BIPOLAR TECHNOLOGY

被引:12
作者
MOMOSE, H [1 ]
SHIBATA, H [1 ]
SAITOH, S [1 ]
MIYAMOTO, J [1 ]
KANZAKI, K [1 ]
KOHYAMA, S [1 ]
机构
[1] TOSHIBA CORP,DIV INTEGRATED CIRCUIT,SAIWAI KU,KAWASAKI 210,JAPAN
关键词
D O I
10.1109/T-ED.1985.21932
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
引用
收藏
页码:217 / 223
页数:7
相关论文
共 11 条
[1]  
EDWIN LH, 1982, FEB ISSCC, P248
[2]  
KOHYAMA S, 1983, DEC IEDM, P151
[3]  
MASUHARA T, 1978, FEB ISSCC, P108
[4]  
MIYAMOTO J, UNPUB IEEE T SOLID S
[5]  
MIYAMOTO J, 1984, FEB P IEEE INT SOL S, P224
[6]  
MIYAMOTO J, 1983, DEC IEDM, P63
[7]  
MOMOSE H, 1983, SEP P S VLSI TECHN, P40
[8]   DESIGN AND CHARACTERISTICS OF THE LIGHTLY DOPED DRAIN-SOURCE (LDD) INSULATED GATE FIELD-EFFECT TRANSISTOR [J].
OGURA, S ;
TSANG, PJ ;
WALKER, WW ;
CRITCHLOW, DL ;
SHEPARD, JF .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1980, 27 (08) :1359-1367
[9]  
TAUB H, 1977, DIGITAL INTEGRATED E, P209
[10]  
TSANG P, 1982, EL SOC EXT ABS, V82