A SUB-10-NS 16X16 MULTIPLIER USING 0.6-MU-M CMOS TECHNOLOGY

被引:8
作者
OOWAKI, Y
NUMATA, K
TSUCHIYA, K
TSUDA, K
TAKATO, H
TAKENOUCHI, N
NITAYAMA, A
KOBAYASHI, T
CHIBA, M
WATANABE, S
OHUCHI, K
HOJO, A
机构
[1] Toshiba Corp, Kawasaki, Jpn, Toshiba Corp, Kawasaki, Jpn
关键词
Compendex;
D O I
10.1109/JSSC.1987.1052811
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
15
引用
收藏
页码:762 / 767
页数:6
相关论文
共 15 条
[1]  
GAMAL AE, 1986, ISSCC, P194
[2]   A GAAS 8X8-BIT MULTIPLIER ACCUMULATOR USING JFET DCFL [J].
GONOI, K ;
HONBORI, I ;
WADA, M ;
TOGASHI, K ;
KATO, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (04) :523-529
[3]  
HORIGUCHI S, 1985, ISSCC, P198
[4]  
IWAMURA J, 1984, FEB ISSCC, P92
[5]  
KAJI Y, 1983, ISSCC, P32
[6]  
Lee J, 1985, ISSCC, P84
[7]  
MILLER BE, 1986, MAY P CICC, P97
[8]  
NAKAYAMA Y, 1983, FEB ISSCC, P48
[9]  
NITAYAMA A, 172ND P M EL CHEM SO
[10]  
OOWAKI Y, 1987, ISSCC DIG TECH PAPER, P52