DESIGN OF ASYNCHRONOUS CIRCUITS ASSUMING UNBOUNDED GATE DELAYS

被引:27
作者
ARMSTRON.DB
FRIEDMAN, AD
MENON, PR
机构
[1] Bell Telephone - Laboratories, Inc., Whippany, N. J
[2] Bell Telephone Laboratories, Inc., Murray Hill, N. J.
关键词
D O I
10.1109/T-C.1969.222594
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper considers the general problem of the synthesis of asynchronous combinational and sequential circuits based on the assumption that gate delays may be unbounded and that line delays are suitably constrained. Certain problems inherent to circuit realizations with unbounded gate delays are discussed and methods of solving them are proposed. Specific synthesis techniques are presented for both combinational and sequential circuits. The use of completion detection necessitated by the assumption of unbounded gate delays also causes the circuits to stop operating for approximately half of all possible single faults, thus achieving a degree of self-checking. © 1969 IEEE. All rights reserved.
引用
收藏
页码:1110 / &
相关论文
共 18 条
[1]  
ARMSTRONG DD, UNPUBLISHED
[2]  
EICHELBERGER EB, 1963, THESIS PRINCETON U
[3]  
ELSPAS B, 1965, INVESTIGATION PROPAG
[4]   FEEDBACK IN ASYNCHRONOUS SEQUENTIAL CIRCUITS [J].
FRIEDMAN, AD .
IEEE TRANSACTIONS ON ELECTRONIC COMPUTERS, 1966, EC15 (05) :740-+
[5]  
FRIEDMAN AP, UNPUBLISHED
[6]  
GILCHRIST B, 1955, IRE T ELECTRON COMPU, VEC 4, P133
[7]  
HAMMEL D, 1964, 5TH P ANN S SWITCH C, P4
[8]  
Huffman D. A., 1954, J FRANKLIN I, V257, P275
[9]   THE DESIGN AND USE OF HAZARD-FREE SWITCHING NETWORKS [J].
HUFFMAN, DA .
JOURNAL OF THE ACM, 1957, 4 (01) :47-62
[10]  
Huffman DA, 1954, J FRANKLIN I, V257, P161, DOI [DOI 10.1016/0016-0032(54)90574-8, 10.1016/0016-0032(54)90574-8]