A MIXED-SIGNAL DIGITAL SIGNAL PROCESSOR FOR SINGLE-CHIP SPEECH CODEC

被引:0
|
作者
TOKUDA, T
KENGAKU, T
TERAOKA, E
YASUI, I
SHIRAISHI, T
SAWAI, H
KAWAMOTO, K
ISHIKAWA, K
FUZIYAMA, T
SAKASHITA, N
ISHIDA, H
TAKAHASHI, S
IIDA, T
机构
关键词
DSP; SPEECH CODIC;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a high-performance, low-power, mixed-signal Digital Signal Processor (DSP) and its application to a single-chip Vector Sum Excited Linear Prediction (VSELP) speech codec. The DSP consists of a 25MIPS, 24bit floating point core-DSP; 13bit oversampling ADC/DAC; 6 KW data ROM; and 3.5 KW data RAM. The total transistor counts of the DSP is 1.3 million and its chip size is 11.0 mm x 15.8 mm. Unique design techniques are used to reduce the power dissipation, such as the programmable machine cycle time control and the clock supply control scheme in the core-DSP, the address detection for on-chip data ROM/RAM, and the shared-hardware design for digital filters of ADC and DAC. As an application of the DSP, the VSELP speech codec, which is the standard speech codec for the North American and Japanese digital cellular telephone system, has been implemented in a single-chip. Owing to the salient architecture design and the program optimization techniques, sufficient quality was obtained in the codec at performance of 16.4 MIPS with low-power dissipation of 490 mW.
引用
收藏
页码:1241 / 1249
页数:9
相关论文
共 50 条
  • [41] Single Chip Fuzzy Control System Based on Mixed-Signal FPGA
    Wu Liming
    Liu Junxiu
    Dai Min
    2009 INTERNATIONAL CONFERENCE ON INTELLIGENT HUMAN-MACHINE SYSTEMS AND CYBERNETICS, VOL 1, PROCEEDINGS, 2009, : 397 - +
  • [42] Analogue and mixed-signal test for systems on chip
    Sun, YC
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2004, 151 (04): : 335 - 336
  • [43] Biometric speech signal processing in a system with digital signal processor
    Marciniak, T.
    Weychan, R.
    Stankiewicz, A.
    Dabrowski, A.
    BULLETIN OF THE POLISH ACADEMY OF SCIENCES-TECHNICAL SCIENCES, 2014, 62 (03) : 589 - 594
  • [44] Handhelds drive mixed-signal chip development
    Clark, D
    COMPUTER, 2000, 33 (11) : 12 - 15
  • [45] Design of mixed-signal systems-on-a-chip
    Kundert, K
    Chang, H
    Jefferies, D
    Lamant, G
    Malavasi, E
    Sendig, F
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (12) : 1561 - 1571
  • [46] Mixed-signal on-chip timing measurements
    Soma, M
    INTEGRATION-THE VLSI JOURNAL, 1998, 26 (1-2) : 151 - 165
  • [47] Digital signal processing for data converters in mixed-signal systems
    Vogel, Ch.
    Mendel, St.
    Singerl, P.
    Dielacher, F.
    ELEKTROTECHNIK UND INFORMATIONSTECHNIK, 2009, 126 (11): : 390 - 395
  • [48] 1ST SINGLE-CHIP SIGNAL PROCESSOR SIMPLIFIES ANALOG DESIGN PROBLEMS
    HOLM, RE
    ELECTRONIC DESIGN, 1979, 27 (20) : 50 - 54
  • [49] A mixed-signal array processor with early vision applications
    Martin, DA
    Lee, HS
    Masaki, I
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 497 - 502
  • [50] Motion estimation processor using mixed-signal approach
    Panovic, Mladen
    Demosthenous, Andreas
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (06) : 492 - 496