System-on-Chip Environment: A SpecC-Based Framework for Heterogeneous MPSoC Design

被引:49
作者
Doemer, Rainer [1 ]
Gerstlauer, Andreas [1 ]
Peng, Junyu [1 ]
Shin, Dongwan [1 ]
Cai, Lukai [1 ]
Yu, Haobo [1 ]
Abdi, Samar [1 ]
Gajski, Daniel D. [1 ]
机构
[1] Univ Calif Irvine, Ctr Embedded Comp Syst, Irvine, CA 92697 USA
关键词
D O I
10.1155/2008/647953
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The constantly growing complexity of embedded systems is a challenge that drives the development of novel design automation techniques. C-based system-level design addresses the complexity challenge by raising the level of abstraction and integrating the design processes for the heterogeneous system components. In this article, we present a comprehensive design framework, the system-on-chip environment (SCE) which is based on the influential SpecC language and methodology. SCE implements a top-down system design flow based on a specify-explore-refine paradigm with support for heterogeneous target platforms consisting of custom hardware components, embedded software processors, dedicated IP blocks, and complex communication bus architectures. Starting from an abstract specification of the desired system, models at various levels of abstraction are automatically generated through successive step-wise refinement, resulting in a pin-and cycle-accurate system implementation. The seamless integration of automatic model generation, estimation, and verification tools enables rapid design space exploration and efficient MPSoC implementation. Using a large set of industrial-strength examples with a wide range of target architectures, our experimental results demonstrate the effectiveness of our framework and show significant productivity gains in design time. Copyright (C) 2008 Rainer Domer et al.
引用
收藏
页数:13
相关论文
共 32 条
[1]   Verification of system level model transformations [J].
Abdi, S ;
Gajski, D .
INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2006, 34 (01) :29-59
[2]  
Abdi S., 2003, CECST0341 CNT EMB CO
[3]  
[Anonymous], 2007, CECS ENEWS, V7
[4]  
[Anonymous], MOD SE US MAN
[5]  
Aubury M., 1996, HANDEL C LANGUAGE RE
[6]   Metropolis: An integrated electronic system design environment [J].
Balarin, F ;
Watanabe, Y ;
Hsieh, H ;
Lavagno, L ;
Passerone, C ;
Sangiovanni-Vincentelli, A .
COMPUTER, 2003, 36 (04) :45-+
[7]  
Balarin F., 1997, HARDWARE SOFTWARE CO
[8]  
BUCK J, 1994, INT J COMPUTER SIMUL, V4, P155
[9]   Retargetable profiling for rapid, early system-level design space exploration [J].
Cai, L ;
Gerstlauer, A ;
Gajski, D .
41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, :281-286
[10]   Multiprocessor SoC platforms:: A component-based design approach [J].
Cesário, WO ;
Lyonnard, D ;
Nicolescu, G ;
Paviot, Y ;
Yoo, SJ ;
Jerraya, AA ;
Gauthier, L ;
Diaz-Nava, M .
IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (06) :52-63