IMPLEMENTATION OF A VERILOG-BASED DIGITAL RECEIVER FOR 2.4 GHz ZIGBEE APPLICATIONS ON FPGA

被引:0
作者
Ahmad, Rafidah [1 ]
Sidek, Othman [1 ]
Mohd, Shukri Korakkottil Kunhi [1 ]
机构
[1] Univ Sains Malaysia, Collaborat Microelect Design Excellence Ctr CEDEC, Engn Campus, Perai 14300, Penang, Malaysia
来源
JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY | 2014年 / 9卷 / 01期
关键词
Verilog; Digital receiver; Zigbee; IEEE; 802.15.4; standard; FPGA;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents the implementation of a digital receiver for 2.4 GHz Zigbee IEEE 802.15.4 applications on a Spartan3E XC3S500E field programmable gate array (FPGA). The proposed digital receiver comprises an offset quadrature phase shift keying (OQPSK) demodulator, chip synchronization, and a de-spreading block. A new design method that uses Verilog hardware description language (HDL) code through Xilinx ISE version 12 was developed to design these blocks. These blocks were integrated into one top module for optimization. Simulation and measurement were conducted to verify the functionality of the receiver. Implementation results show that the receiver design matched the theoretical expectation. The implementation configuration required up to 22% less slices, flip-flops (FFs), and look-up tables (LUTs) than that in previous research. The clock frequencies used were as low as 250 kHz and 2 MHz.
引用
收藏
页码:136 / 153
页数:18
相关论文
共 31 条
  • [1] Ahmad R., 2010, P INT C MOD SIM CONT, P65
  • [2] [Anonymous], 2006, 802154 IEEE
  • [3] An Ultra Low Power SoC for 2.4GHz IEEE802.15.4 Wireless Communications
    Bernier, C.
    Hameau, F.
    Billiot, G.
    de Foucauld, E.
    Robinet, S.
    Lattard, D.
    Durupt, J.
    Dehmas, F.
    Ouvry, L.
    Vincent, P.
    [J]. ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 426 - 429
  • [4] Chen KH, 2008, ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, P40, DOI 10.1109/SOCDC.2008.4815569
  • [5] Cheung K., 2011, XILINX EXTENSIBLE PR
  • [6] CILETTI MD, 1999, MODELING SYNTHESIS R
  • [7] Crockett LH, 2005, 2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, P442
  • [8] Di Stefano A, 2006, PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, P73
  • [9] El Oualkadi A, 2007, MIXDES 2007: PROCEEDINGS OF THE 14TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS:, P469
  • [10] Elahi A., 2010, ZIGBEE WIRELESS SENS