A CONCURRENT ERROR-DETECTION IC IN 2-MU-M STATIC CMOS LOGIC

被引:5
作者
LO, JC
SUN, SY
DALY, JC
机构
[1] Univ of Rhode Island, Kingston, RI
基金
美国国家科学基金会;
关键词
BUILT-IN CURRENT TESTING; SELF-EXERCISING MECHANISM; SELF-CHECKING CIRCUITS; STATIC CMOS VLSI; STRONGLY CODE DISJOINT; TOTALLY SELF-CHECKING GOAL;
D O I
10.1109/4.284710
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
When a comprehensive fault model is considered, static CMOS VLSI has long been prohibited from realizing concurrent error detecting (CED) circuits due to the unique analog faults (bridging and stuck-on faults). In this paper, we present the design, fabrication and testing of an experimental chip containing the integration of a totally self-checking (TSC) Berger code checker and a strongly code disjoint (SCD) built-in current sensor (BICS). This chip was fabricated by MOSIS using 2 mum p-well CMOS technology. In chip tests, all implanted faults, including analog faults, were detected as expected. We also show that the self-exercising mechanism of the SCD BICS is indeed functioning properly. This is the first demonstration of working static CMOS CED chip.
引用
收藏
页码:580 / 584
页数:5
相关论文
共 10 条