THEORETICAL MODELING AND SIMULATION OF PHASE-LOCKED LOOP (PLL) FOR CLOCK DATA RECOVERY (CDR)

被引:0
|
作者
Ashari, Z. M. [1 ]
Nordin, A. N. [1 ]
机构
[1] Int Islamic Univ Malaysia, Kulliyyah Engn, Elect & Comp Engn Dept, Kuala Lumpur 53100, Malaysia
来源
IIUM ENGINEERING JOURNAL | 2011年 / 12卷 / 05期
关键词
phase-locked loop (PLL); jitter; phase detector; low-pass filter; voltage-controlled oscillator;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Modern communication and computer systems require rapid (Gbps), efficient and large bandwidth data transfers. Agressive scaling of digital integrated systems allow buses and communication controller circuits to be integrated with the microprocessor on the same chip. The Peripheral Component Interconnect Express (PCIe) protocol handles all communcation between the central processing unit (CPU) and hardware devices. PCIe buses require efficient clock data recovery circuits (CDR) to recover clock signals embedded in data during transmission. This paper describes the theoretical modeling and simulation of a phase-locked loop (PLL) used in a CDR circuit. A simple PLL architecture for a 5 GHz CDR circuit is proposed and elaborated in this work. Simulations were carried out using a Hardware Description Language, Verilog-AMS. The effect of jitter on the proposed design is also simulated and evaluated in this work. It was found that the proposed design is robust against both input and VCO jitter.
引用
收藏
页码:105 / 113
页数:9
相关论文
共 50 条
  • [1] Optimization analysis on the bandwidth algorithm for the phase-locked loop (PLL) in OTU
    Yuan, Jianguo
    He, Qingping
    Hu, Yunxia
    Li, Hao
    Wang, Lin
    Liu, Wenlong
    Xie, Ya
    OPTIK, 2012, 123 (18): : 1681 - 1685
  • [2] Compact Modeling of Phase-Locked Loop Frequency Synthesizer for Transient Phase Noise and Jitter Simulation
    Liu, Lechang
    Pokharel, Ramesh
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (01) : 166 - 170
  • [3] Implementation of a phase-locked loop clock recovery module for 40 Gb/s optical receivers
    Park, CH
    Woo, DS
    Kim, TG
    Lim, SK
    Kim, KW
    2005 IEEE MTT-S International Microwave Symposium, Vols 1-4, 2005, : 2127 - 2130
  • [4] Stability Analysis of Bang-Bang Phase-Locked Loops for Clock and Data Recovery Systems
    Ihm, Jae-Yong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (01) : 1 - 5
  • [5] A Single-Event-Transient Hardened Phase Locked Loop for Clock and Data Recovery
    Yuan, Hengzhou
    Liang, Bin
    Sang, Hao
    Xu, Weixia
    Guo, Yang
    Chen, Xi
    CHINESE JOURNAL OF ELECTRONICS, 2024, 33 (02) : 353 - 361
  • [6] Linear Phase-Locked Loop
    Miskovic, Vlatko
    Blasko, Vladimir
    Jahns, Thomas M.
    Lorenz, Robert D.
    Jorgensen, Per M.
    2018 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2018, : 5677 - 5683
  • [7] Analysis of Radiation-Induced Clock-Perturbation in Phase-Locked Loop
    Kim, SinNyoung
    Tsuchiya, Akira
    Onodera, Hidetoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (03): : 768 - 776
  • [8] Optimization of bandwidth for phase-locked loop in OTU
    Yuan J.-G.
    Li H.
    He Q.-P.
    Guangxue Jingmi Gongcheng/Optics and Precision Engineering, 2011, 19 (08): : 1937 - 1943
  • [9] Implementation of a low-cost phase-locked loop clock-recovery module for 40-Gb/s optical receivers
    Woo, DS
    Kim, KW
    Lim, SK
    Ko', J
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2006, 48 (02) : 312 - 315
  • [10] A 12.5 Gbps clock and data recovery circuit with phase interpolation based digital locked loop
    Chen, Gang
    Gong, Min
    Deng, Chun
    IEICE ELECTRONICS EXPRESS, 2020, 17 (20) : 1 - 5