A single-event-hardened phase-locked loop using the radiation-hardened-by-design technique

被引:3
作者
Han Benguang [1 ]
Guo Zhongjie [1 ]
Wu Longsheng [1 ]
Liu Youbao [1 ]
机构
[1] Xian Microelect Technol Inst, Xian 710054, Shaanxi, Peoples R China
关键词
phase-locked-loop; single event effect; SET; hardened by design; charge compensation;
D O I
10.1088/1674-4926/33/10/105007
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A radiation-hardened-by-design phase-locked loop (PLL) with a frequency range of 200 to 1000 MHz is proposed. By presenting a novel charge compensation circuit, composed by a lock detector circuit, two operational amplifiers, and four MOS devices, the proposed PLL significantly reduces the recovery time after the presence of a single event transient (SET). Comparing with many traditional hardened methods, most of which endeavor to enhance the immunity of the charge pump output node to an SET, the novel PLL can also decrease its susceptibility in the presence of an SET in other blocks. A novel system model is presented to describe immunity of a PLL to an SET and used to compare the sensitivity of traditional and hardened PLLs to an SET. An SET is simulated on Sentaurus TCAD simulation workbench to model the induced pulse current. Post simulation with a 130 nm CMOS process model shows that the recovery time of the proposed PLL reduces by up to 93.5% compared with the traditional one, at the same time, the charge compensation circuit adds no complexity to the systemic parameter design.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Design of Two-point Modulation Phase-locked Loop for Polar Transmitter
    Liang Z.
    Li B.
    Huang M.
    Xu K.
    Ye H.
    Huanan Ligong Daxue Xuebao/Journal of South China University of Technology (Natural Science), 2019, 47 (02): : 9 - 15
  • [42] Single event effect testing and radiation-hardened designing of several commercial optical transceivers
    Zhan, Yueying
    Cao, Suzhi
    Wang, Yang
    He, Jianhua
    OPTIK, 2017, 138 : 550 - 559
  • [43] A Simplified Gm - C Filter Technique for Reference Spur Reduction in Phase-Locked Loop
    Chary, P. Purushothama
    Peerla, Rizwan Shaik
    Dutta, Ashudeb
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2024, 14 (01)
  • [44] The Influence of Phase-Locked Loop on the Stability of Single-Phase Grid-Connected Inverter
    Zhang, Chong
    Wang, Xiongfei
    Blaabjerg, Frede
    Wang, Weisheng
    Liu, Chun
    2015 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2015, : 4737 - 4744
  • [45] A NEW SINGLE-PHASE SPECIFIC HARMONIC DETECTION ALGORITHM WITHOUT PHASE-LOCKED LOOP
    Shi, Guo-Xian
    Zong, Xi-Ju
    Cheng, Xin-Gong
    2015 12TH INTERNATIONAL COMPUTER CONFERENCE ON WAVELET ACTIVE MEDIA TECHNOLOGY AND INFORMATION PROCESSING (ICCWAMTIP), 2015, : 30 - 33
  • [46] A Phase-Locked Loop Based Technique for Accurate Estimation of Grid Voltage Fundamental Parameters
    Kamruzzaman, S. M.
    Sarker, Ausmita
    Ghosh, Rahul
    Reza, Md. Shamim
    2016 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2016, : 385 - 388
  • [47] New Phase-Locked Loop Design: Understanding the Impact of a Phase-Tracking Channel Detector
    Lee, Jaewook
    Moon, Jaekyun
    Zhang, Tong
    Haratsch, Erich F.
    IEEE TRANSACTIONS ON MAGNETICS, 2010, 46 (03) : 830 - 836
  • [48] A Low-Jitter Phase-Locked Loop Based on a Charge Pump Using a Current-Bypass Technique
    Moon, Yongsam
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (03) : 331 - 338
  • [49] A novel high-precision single-event transient hardened voltage comparator design
    Xie, Yuqiao
    Liu, Zhongyang
    Xu, Tao
    Bi, Dawei
    Hu, Zhiyuan
    Zhang, Zhengxuan
    Zou, Shichang
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2023, 51 (10) : 4864 - 4878
  • [50] Pulse quenching based radiation-hardened by design technique for analog single-event transient mitigation on an operational amplifier in 28 nm bulk CMOS process
    Liu, Jingtian
    Xu, Xinyu
    Sun, Qian
    Liang, Bin
    Chen, Jianjun
    Chi, Yaqing
    Guo, Yang
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (07)