A single-event-hardened phase-locked loop using the radiation-hardened-by-design technique

被引:3
作者
Han Benguang [1 ]
Guo Zhongjie [1 ]
Wu Longsheng [1 ]
Liu Youbao [1 ]
机构
[1] Xian Microelect Technol Inst, Xian 710054, Shaanxi, Peoples R China
关键词
phase-locked-loop; single event effect; SET; hardened by design; charge compensation;
D O I
10.1088/1674-4926/33/10/105007
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A radiation-hardened-by-design phase-locked loop (PLL) with a frequency range of 200 to 1000 MHz is proposed. By presenting a novel charge compensation circuit, composed by a lock detector circuit, two operational amplifiers, and four MOS devices, the proposed PLL significantly reduces the recovery time after the presence of a single event transient (SET). Comparing with many traditional hardened methods, most of which endeavor to enhance the immunity of the charge pump output node to an SET, the novel PLL can also decrease its susceptibility in the presence of an SET in other blocks. A novel system model is presented to describe immunity of a PLL to an SET and used to compare the sensitivity of traditional and hardened PLLs to an SET. An SET is simulated on Sentaurus TCAD simulation workbench to model the induced pulse current. Post simulation with a 130 nm CMOS process model shows that the recovery time of the proposed PLL reduces by up to 93.5% compared with the traditional one, at the same time, the charge compensation circuit adds no complexity to the systemic parameter design.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Phase synchronization using zero crossing sampling digital phase-locked loop
    Pavljasevic, S
    Dawson, F
    PCC-OSAKA 2002: PROCEEDINGS OF THE POWER CONVERSION CONFERENCE-OSAKA 2002, VOLS I - III, 2002, : 665 - 670
  • [32] Low-power design-for-test implementation on phase-locked loop design
    Yadlapati, Avinash
    Kakarla, Hari Kishore
    MEASUREMENT & CONTROL, 2019, 52 (7-8) : 995 - 1001
  • [33] Performance of phase-locked loop frequency synthesiser using accumulative phase detector
    Brennan, PV
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1996, 143 (05): : 249 - 254
  • [34] Frequency presetting and phase error detection technique for fast-locking phase-locked loop
    Kao, Shao-Ku
    MICROELECTRONICS JOURNAL, 2014, 45 (04) : 375 - 381
  • [35] Islanding detection using a coordinate transformation based phase-locked loop
    Thacker, T.
    Wang, F.
    Burgos, R.
    Boroyevich, D.
    2007 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, 2007, : 1151 - 1156
  • [36] A High Performance Design of a 2 GHz Charge Pump Phase-Locked Loop
    Yang, Yong-Li
    Wang, Xing-Hua
    Gui, Xiao-Yan
    Wang, Zheng-Chen
    MECHANICS AND MATERIALS SCIENCE, 2018, : 1099 - 1107
  • [37] Phase-locked loop design with fast-digital-calibration charge pump
    Wang, San-Fu
    Hwang, Tsuen-Shiau
    Wang, Jhen-Ji
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (02) : 342 - 354
  • [38] Design and Implementation of FPGA based Linear All Digital Phase-Locked Loop
    Das, Abhishek
    Dash, Suraj
    Sahoo, A. K.
    Babu, B. Chitti
    2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 280 - 285
  • [39] Design of a high performance CMOS charge pump for phase-locked loop synthesizers
    李智群
    郑爽爽
    侯凝冰
    半导体学报, 2011, 32 (07) : 103 - 107
  • [40] Design of Two-point Modulation Phase-locked Loop for Polar Transmitter
    Liang Z.
    Li B.
    Huang M.
    Xu K.
    Ye H.
    Huanan Ligong Daxue Xuebao/Journal of South China University of Technology (Natural Science), 2019, 47 (02): : 9 - 15