A single-event-hardened phase-locked loop using the radiation-hardened-by-design technique

被引:3
|
作者
Han Benguang [1 ]
Guo Zhongjie [1 ]
Wu Longsheng [1 ]
Liu Youbao [1 ]
机构
[1] Xian Microelect Technol Inst, Xian 710054, Shaanxi, Peoples R China
关键词
phase-locked-loop; single event effect; SET; hardened by design; charge compensation;
D O I
10.1088/1674-4926/33/10/105007
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A radiation-hardened-by-design phase-locked loop (PLL) with a frequency range of 200 to 1000 MHz is proposed. By presenting a novel charge compensation circuit, composed by a lock detector circuit, two operational amplifiers, and four MOS devices, the proposed PLL significantly reduces the recovery time after the presence of a single event transient (SET). Comparing with many traditional hardened methods, most of which endeavor to enhance the immunity of the charge pump output node to an SET, the novel PLL can also decrease its susceptibility in the presence of an SET in other blocks. A novel system model is presented to describe immunity of a PLL to an SET and used to compare the sensitivity of traditional and hardened PLLs to an SET. An SET is simulated on Sentaurus TCAD simulation workbench to model the induced pulse current. Post simulation with a 130 nm CMOS process model shows that the recovery time of the proposed PLL reduces by up to 93.5% compared with the traditional one, at the same time, the charge compensation circuit adds no complexity to the systemic parameter design.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Frequency Estimation Improvement for Single-Phase Phase-Locked Loop Using Digital RST controller
    Vongkoon, Pokkrong
    Liutanakul, Pisit
    2019 IEEE PES GTD GRAND INTERNATIONAL CONFERENCE AND EXPOSITION ASIA (GTD ASIA), 2019, : 490 - 494
  • [22] Compact realization of phase-locked loop using digital control
    Izumikawa, M
    Yamashina, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (04) : 544 - 549
  • [23] PERIODIC DISTURBANCE CANCELLATION USING A GENERALIZED PHASE-LOCKED LOOP
    Schilling, R. J.
    Al-Ajlouni, A. F.
    Sazonov, E. S.
    Ziarani, A. K.
    CONTROL AND INTELLIGENT SYSTEMS, 2010, 38 (01) : 16 - 23
  • [24] Design of Low Jitter Phase-Locked Loop with Closed Loop Voltage Controlled Oscillator
    Jung, Seok Min
    Roveda, Janet Meiling
    2015 IEEE 16TH ANNUAL WIRELESS AND MICROWAVE TECHNOLOGY CONFERENCE (WAMICON), 2015,
  • [25] Optimal Design of Active Power Filter Phase-Locked Loop Circuit
    Guo, Xifeng
    Wang, Dazhi
    Liu, Zhen
    Wang, Xuming
    2012 ASIA-PACIFIC POWER AND ENERGY ENGINEERING CONFERENCE (APPEEC), 2012,
  • [26] Automatic variable K module design of digital phase-locked loop
    Sun, Yanpeng
    Yang, Xiayu
    INFORMATION TECHNOLOGY APPLICATIONS IN INDUSTRY, PTS 1-4, 2013, 263-266 : 20 - 24
  • [27] Stability and Resolution of a Conventional Displacement Measuring Heterodyne Interferometer Using a Single Phase-Locked Loop
    Thanh Dong Nguyen
    Gia Ninh Dinh
    Experimental Mechanics, 2023, 63 : 1015 - 1032
  • [28] Stability and Resolution of a Conventional Displacement Measuring Heterodyne Interferometer Using a Single Phase-Locked Loop
    Dong, Nguyen Thanh
    Ninh, Dinh Gia
    EXPERIMENTAL MECHANICS, 2023, 63 (06) : 1015 - 1032
  • [29] Modeling, Stability, and Design of the Single-Phase SOGI-Based Phase-Locked Loop Considering the Frequency Feedback Loop Effect
    Xu, Jinming
    Qian, Hao
    Qian, Qiang
    Xie, Shaojun
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (01) : 987 - 1002
  • [30] A Novel Multi-Error-Lock-Trace (MELT) Test Structure for SET/SEU Characterization of Radiation-Hardened-By-Design Cells
    Fang, Rouli
    Chong, Kwen-Siong
    Ne, Kyaw Zwa Lwin
    Shu, Wei
    Tay, Sun Yang
    Chang, Joseph Sylvester
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 37 - 41