AN INTEGRATED AUTOMATED LAYOUT GENERATION SYSTEM FOR DSP CIRCUITS

被引:15
作者
RABAEY, JM [1 ]
POPE, SP [1 ]
BRODERSEN, RW [1 ]
机构
[1] UNIV CALIF BERKELEY, DEPT COMP SCI, BERKELEY, CA 94720 USA
关键词
D O I
10.1109/TCAD.1985.1270124
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
引用
收藏
页码:285 / 296
页数:12
相关论文
共 19 条
  • [1] ABBOTT W, 1984, UCBERL M8493 UC BERK
  • [2] BURIC MR, 1983, SEP IEEE INT C COMP, P49
  • [3] CMELIK B, 1983, UCBCSD83115 UC BERK
  • [4] DENYER P, 1982, 1982 P ESSCIRC BRUSS, P215
  • [5] FOX JR, 1983, VLSI DES MAY, P30
  • [6] HAUSER MW, 1985, ISSCC DIG TECH PAP I, V28, P80
  • [7] HILFINGER P, 1985, 1985 P CICC PORTL
  • [8] KANG G, 1974, 7779 NAV RES LAB REP
  • [9] MAGAR SS, 1982, ISSCC DIG TECH PAP I, V25, P32
  • [10] MOULTON AS, 1983, 20TH P DA C, P754