Performance Modeling for FPGAs: Extending the Roofline Model with High-Level Synthesis Tools

被引:44
作者
da Silva, Bruno [1 ]
Braeken, An [1 ]
D'Hollander, Erik H. [2 ]
Touhafi, Abdellah [1 ,3 ]
机构
[1] Vrije Univ Brussel, INDI Dept, B-1050 Brussels, Belgium
[2] Univ Ghent, ELIS Dept, B-9000 Ghent, Belgium
[3] Vrije Univ Brussel, ETRO Dept, B-1050 Brussels, Belgium
关键词
High level synthesis;
D O I
10.1155/2013/428078
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The potential of FPGAs as accelerators for high-performance computing applications is very large, but many factors are involved in their performance. The design for FPGAs and the selection of the proper optimizations when mapping computations to FPGAs lead to prohibitively long developing time. Alternatives are the high-level synthesis (HLS) tools, which promise a fast design space exploration due to design at high-level or analytical performance models which provide realistic performance expectations, potential impediments to performance, and optimization guidelines. In this paper we propose the combination of both, in order to construct a performance model for FPGAs which is able to visually condense all the helpful information for the designer. Our proposed model extends the roofline model, by considering the resource consumption and the parameters used in the HLS tools, to maximize the performance and the resource utilization within the area of the FPGA. The proposed model is applied to optimize the design exploration of a class of window-based image processing applications using two different HLS tools. The results show the accuracy of the model as well as its flexibility to be combined with any HLS tool.
引用
收藏
页数:10
相关论文
共 50 条
[41]   Hardware acceleration of YOLOv7-tiny using high-level synthesis tools [J].
Adib Hosseiny ;
Hadi Jahanirad .
Journal of Real-Time Image Processing, 2023, 20
[42]   HLSPredict: Cross Platform Performance Prediction for FPGA High-Level Synthesis [J].
O'Neal, Kenneth ;
Liu, Mitch ;
Tang, Hans ;
Kalantar, Amin ;
DeRenard, Kennen ;
Brisk, Philip .
2018 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) DIGEST OF TECHNICAL PAPERS, 2018,
[43]   Improving circuit performance with multispeculative additive trees in high-level synthesis [J].
Del Barrio, Alberto A. ;
Hermida, Roman ;
Memik, Seda Ogrenci ;
Mendias, Jose M. ;
Molina, Maria C. .
MICROELECTRONICS JOURNAL, 2014, 45 (11) :1470-1479
[44]   A Lost Cycles Analysis for Performance Prediction using High-Level Synthesis [J].
da Silva, Bruno ;
Lemeire, Jan ;
Braeken, An ;
Touhafi, Abdellah .
APPLIED RECONFIGURABLE COMPUTING, ARC 2016, 2016, :334-342
[45]   FADO: Floorplan-Aware Directive Optimization for High-Level Synthesis Designs on Multi-Die FPGAs [J].
Du, Linfeng ;
Liang, Tingyuan ;
Sinha, Sharad ;
Xie, Zhiyao ;
Zhang, Wei .
PROCEEDINGS OF THE 2023 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, FPGA 2023, 2023, :15-25
[46]   A Speculative Loop Pipeline Framework with Accurate Path Modeling for High-Level Synthesis [J].
She, Yuhan ;
Liu, Jierui ;
Uang, Yanlong h ;
Cheung, Ray c. c. ;
Yan, Hong .
ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2025, 18 (02)
[47]   Domain-specific high-level modeling and synthesis for ATM switch prototyping [J].
Lee, MTC ;
Hsu, YC ;
Chen, B ;
Fujita, M .
DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 1997, 2 (3-4) :319-338
[48]   Probabilistic Scheduling in High-Level Synthesis [J].
Cheng, Jianyi ;
Wickerson, John ;
Constantinides, George A. .
2021 IEEE 29TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2021), 2021, :195-203
[49]   Separation Logic for High-Level Synthesis [J].
Winterstein, Felix J. ;
Bayliss, Samuel R. ;
Constantinides, George A. .
ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2016, 9 (02)
[50]   Translation Validation of High-Level Synthesis [J].
Kundu, Sudipta ;
Lerner, Sorin ;
Gupta, Rajesh K. .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (04) :566-579