Performance Modeling for FPGAs: Extending the Roofline Model with High-Level Synthesis Tools

被引:43
作者
da Silva, Bruno [1 ]
Braeken, An [1 ]
D'Hollander, Erik H. [2 ]
Touhafi, Abdellah [1 ,3 ]
机构
[1] Vrije Univ Brussel, INDI Dept, B-1050 Brussels, Belgium
[2] Univ Ghent, ELIS Dept, B-9000 Ghent, Belgium
[3] Vrije Univ Brussel, ETRO Dept, B-1050 Brussels, Belgium
关键词
High level synthesis;
D O I
10.1155/2013/428078
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The potential of FPGAs as accelerators for high-performance computing applications is very large, but many factors are involved in their performance. The design for FPGAs and the selection of the proper optimizations when mapping computations to FPGAs lead to prohibitively long developing time. Alternatives are the high-level synthesis (HLS) tools, which promise a fast design space exploration due to design at high-level or analytical performance models which provide realistic performance expectations, potential impediments to performance, and optimization guidelines. In this paper we propose the combination of both, in order to construct a performance model for FPGAs which is able to visually condense all the helpful information for the designer. Our proposed model extends the roofline model, by considering the resource consumption and the parameters used in the HLS tools, to maximize the performance and the resource utilization within the area of the FPGA. The proposed model is applied to optimize the design exploration of a class of window-based image processing applications using two different HLS tools. The results show the accuracy of the model as well as its flexibility to be combined with any HLS tool.
引用
收藏
页数:10
相关论文
共 50 条
[11]   A Parametrizable High-Level Synthesis Library for Accelerating Neural Networks on FPGAs [J].
Kalms, Lester ;
Rad, Pedram Amini ;
Ali, Muhammad ;
Iskander, Arsany ;
Goehringer, Diana .
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (05) :513-529
[12]   High-Level Synthesis for FPGAs-A Hardware Engineer's Perspective [J].
Lahti, Sakari ;
Hamalainen, Timo D. .
IEEE ACCESS, 2025, 13 :28574-28593
[13]   High-Level Synthesis of Resource-oriented Approximate Designs for FPGAs [J].
Leipnitz, Marcos T. ;
Nazar, Gabriel L. .
PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
[14]   FIPLib: An Image Processing Library for FPGAs Using High-Level Synthesis [J].
Palazzari, Paolo ;
Faltelli, Marco ;
Iannone, Francesco .
INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2025, 53 (02)
[15]   An overview of today's high-level synthesis tools [J].
Meeus, Wim ;
Van Beeck, Kristof ;
Goedeme, Toon ;
Meel, Jan ;
Stroobandt, Dirk .
DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2012, 16 (03) :31-51
[16]   An overview of today’s high-level synthesis tools [J].
Wim Meeus ;
Kristof Van Beeck ;
Toon Goedemé ;
Jan Meel ;
Dirk Stroobandt .
Design Automation for Embedded Systems, 2012, 16 :31-51
[17]   GRASP-based High-Level Synthesis Design Space Exploration for FPGAs [J].
Schuster, Nikolas P. ;
Nazar, Gabriel L. .
2023 XIII BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING, SBESC, 2023,
[18]   Fortran High-Level Synthesis: Reducing the barriers to accelerating HPC codes on FPGAs [J].
Rodriguez-Canal, Gabriel ;
Brown, Nick ;
Dykes, Tim ;
Jones, Jess ;
Haus, Utz-Uwe .
2023 33RD INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL, 2023, :10-18
[19]   Extending High-Level Synthesis with AI/ML Methods Invited Paper [J].
Agostini, Nicolas Bohm ;
Limaye, Ankur ;
Barone, Claudio ;
Minutoli, Marco ;
Castellana, Vito Giovanni ;
Manzano, Joseph ;
Tumeo, Antonino ;
Gozzi, Giovanni ;
Fiorito, Michele ;
Curzel, Serena ;
Ferrandi, Fabrizio .
PROCEEDINGS OF THE 43RD IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, ICCAD 2024, 2024,
[20]   Application-Specific Arithmetic in High-Level Synthesis Tools [J].
Uguen, Yohann ;
De Dinechin, Florent ;
Lezaud, Victor ;
Derrien, Steven .
ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2020, 17 (01)