共 50 条
FAULT TOLERANCE OF ON-BOARD DIGITAL SIGNAL-PROCESSING CIRCUITS
被引:1
|作者:
RAGHUNANDAN, K
COAKLEY, FP
EVANS, BG
机构:
[1] Department of Electronic & Electrical Engineering, University of Surrey, Guildford, Surrey
来源:
INTERNATIONAL JOURNAL OF SATELLITE COMMUNICATIONS
|
1991年
/
9卷
/
06期
关键词:
CODING;
DIGITAL SIGNAL PROCESSING;
FAULT TOLERANCE;
FFT;
RESIDUE NUMBER SYSTEMS;
RECONFIGURATION;
SATELLITE COMMUNICATION;
SOFTWARE AND HARDWARE RELIABILITY;
SYSTOLIC ARRAYS;
VLSI;
D O I:
10.1002/sat.4600090604
中图分类号:
V [航空、航天];
学科分类号:
08 ;
0825 ;
摘要:
The paper is organized in four sections. The first section introduces the nature of faults as well as their causes. The methods used to identify faults and the actions necessary to correct the situation are outlined. The second section identifies the different fault tolerance approaches to conventional computational circuits and the DSP circuits. Current research work in the area of fault tolerance of FFT, signal processing and VLSI circuits involving systolic arrays is reviewed. Since some of the techniques do not involve error correction, reconfiguration of the circuit after error detection becomes necessary and a brief look at the relevant reconfiguration strategies is appropriate. Software fault tolerance is introduced and some work applicable to computations in general is reviewed. The implementation of the methods and its consequences are described in the third section. Concluding remarks form the final section.
引用
收藏
页码:399 / 413
页数:15
相关论文