Experimental and theoretical study of an improved breakdown voltage SOI LDMOS with a reduced cell pitch

被引:1
作者
Luo Xiaorong [1 ,2 ]
Wang Xiaowei [2 ]
Hu Gangyi [1 ]
Fan Yuanhang [2 ]
Zhou Kun [2 ]
Luo Yinchun [2 ]
Fan Ye [2 ]
Zhang Zhengyuan [1 ]
Mei Yong [1 ]
Zhang Bo [2 ]
机构
[1] Sci & Technol Analog Integrated Circuit Lab, Chongqing 400060, Peoples R China
[2] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Sichuan, Peoples R China
基金
中国国家自然科学基金; 中国博士后科学基金;
关键词
MOSFET; SOI; breakdown voltage; trench gate;
D O I
10.1088/1674-4926/35/2/024007
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
An improved breakdown voltage (BV) SOI power MOSFET with a reduced cell pitch is proposed and fabricated. Its breakdown characteristics are investigated numerically and experimentally. The MOSFET features dual trenches (DTMOS), an oxide trench between the source and drain regions, and a trench gate extended to the buried oxide (BOX). The proposed device has three merits. First, the oxide trench increases the electric field strength in the x-direction due to the lower permittivity of oxide (epsilon(ox)) than that of Si (epsilon(Si)). Furthermore, the trench gate, the oxide trench, and the BOX cause multi-directional depletion, improving the electric field distribution and enhancing the RESURF (reduced surface field) effect. Both increase the BV. Second, the oxide trench folds the drift region along the y-direction and thus reduces the cell pitch. Third, the trench gate not only reduces the on-resistance, but also acts as a field plate to improve the BV. Additionally, the trench gate achieves the isolation between high-voltage devices and the low voltage CMOS devices in a high-voltage integrated circuit (HVIC), effectively saving the chip area and simplifying the isolation process. An 180 V prototype DTMOS with its applied drive IC is fabricated to verify the mechanism.
引用
收藏
页数:5
相关论文
共 50 条
  • [11] Analytical model for the ideal breakdown voltage and optimum doping profile of SOI RESURF LDMOS
    He, J
    Zhang, X
    Huang, R
    Wang, YY
    CHINESE JOURNAL OF ELECTRONICS, 2001, 10 (02): : 210 - 213
  • [12] Analytical models for the electric field distributions and breakdown voltage of Triple RESURF SOI LDMOS
    Hu, Xiarong
    Zhang, Bo
    Luo, Xiaorong
    Li, Zhaoji
    SOLID-STATE ELECTRONICS, 2012, 69 : 89 - 93
  • [13] A new analytical model for the surface electric field distribution and breakdown voltage of the SOI trench LDMOS
    胡夏融
    张波
    罗小蓉
    王元刚
    雷天飞
    李肇基
    ChinesePhysicsB, 2012, 21 (07) : 596 - 599
  • [14] A new analytical model for the surface electric field distribution and breakdown voltage of the SOI trench LDMOS
    Hu, Xia-Rong
    Zhang, Bo
    Luo, Xiao-Rong
    Wang, Yuan-Gang
    Lei, Tian-Fei
    Li, Zhao-Ji
    CHINESE PHYSICS B, 2012, 21 (07)
  • [15] Ultra-low on-resistance high voltage (>600V) SOI MOSFET with a reduced cell pitch
    罗小蓉
    姚国亮
    陈曦
    王琦
    葛瑞
    Florin Udrea
    Chinese Physics B, 2011, 20 (02) : 559 - 564
  • [16] Ultra-low on-resistance high voltage (> 600 V) SOI MOSFET with a reduced cell pitch
    Luo Xiao-Rong
    Yao Guo-Liang
    Chen Xi
    Wang Qi
    Ge Rui
    Udrea, Florin
    CHINESE PHYSICS B, 2011, 20 (02)
  • [17] An embedded β-Ga2O3 layer in a SOI-LDMOS to improve breakdown voltage
    Farshad Gholipour
    Ali A. Orouji
    Dariush Madadi
    Journal of Computational Electronics, 2022, 21 : 206 - 213
  • [18] Effect of Drift Length on Shifts in 400-V SOI LDMOS Breakdown Voltage Due to TID
    Shu, Lei
    Zhao, Yuan-Fu
    Galloway, Kenneth F.
    Wang, Liang
    Wang, Xin-Sheng
    Yuan, Zhang-Yi'an
    Zhou, Xin
    Chen, Wei-Ping
    Qiao, Ming
    Wang, Tian-Qi
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (11) : 2392 - 2395
  • [19] Numerical Investigation of Transient Breakdown Voltage Enhancement in SOI LDMOS by Using a Step P-Type Doping Buried Layer
    Yang, Xiaoming
    Cao, Taiqiang
    Zhang, Xiaohua
    Li, Tianqian
    Luo, Hang
    MICROMACHINES, 2023, 14 (04)
  • [20] An Analytical Breakdown Model for the SOI LDMOS With Arbitrary Drift Doping Profile by Using Effective Substrate Voltage Method
    Yang, Kemeng
    Guo, Yufeng
    Zhang, Jun
    Yao, Jiafei
    Li, Man
    Du, Ling
    Huang, Xiaoming
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (01): : 49 - 56