Experimental and theoretical study of an improved breakdown voltage SOI LDMOS with a reduced cell pitch

被引:1
|
作者
Luo Xiaorong [1 ,2 ]
Wang Xiaowei [2 ]
Hu Gangyi [1 ]
Fan Yuanhang [2 ]
Zhou Kun [2 ]
Luo Yinchun [2 ]
Fan Ye [2 ]
Zhang Zhengyuan [1 ]
Mei Yong [1 ]
Zhang Bo [2 ]
机构
[1] Sci & Technol Analog Integrated Circuit Lab, Chongqing 400060, Peoples R China
[2] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Sichuan, Peoples R China
基金
中国国家自然科学基金; 中国博士后科学基金;
关键词
MOSFET; SOI; breakdown voltage; trench gate;
D O I
10.1088/1674-4926/35/2/024007
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
An improved breakdown voltage (BV) SOI power MOSFET with a reduced cell pitch is proposed and fabricated. Its breakdown characteristics are investigated numerically and experimentally. The MOSFET features dual trenches (DTMOS), an oxide trench between the source and drain regions, and a trench gate extended to the buried oxide (BOX). The proposed device has three merits. First, the oxide trench increases the electric field strength in the x-direction due to the lower permittivity of oxide (epsilon(ox)) than that of Si (epsilon(Si)). Furthermore, the trench gate, the oxide trench, and the BOX cause multi-directional depletion, improving the electric field distribution and enhancing the RESURF (reduced surface field) effect. Both increase the BV. Second, the oxide trench folds the drift region along the y-direction and thus reduces the cell pitch. Third, the trench gate not only reduces the on-resistance, but also acts as a field plate to improve the BV. Additionally, the trench gate achieves the isolation between high-voltage devices and the low voltage CMOS devices in a high-voltage integrated circuit (HVIC), effectively saving the chip area and simplifying the isolation process. An 180 V prototype DTMOS with its applied drive IC is fabricated to verify the mechanism.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Experimental and theoretical study of an improved breakdown voltage SOI LDMOS with a reduced cell pitch
    罗小蓉
    王骁玮
    胡刚毅
    范远航
    周坤
    罗尹春
    范叶
    张正元
    梅勇
    张波
    Journal of Semiconductors, 2014, (02) : 61 - 65
  • [2] Effect of SOI LDMOS epitaxial layer thickness on breakdown voltage
    Wu, Cheng-Yen
    You, Hsin-Chiang
    2018 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C 2018), 2018, : 80 - 83
  • [3] Breakdown voltage analysis of SOI LDMOS with step buried oxide
    An Tao
    Gao Yong
    ICEMI 2007: PROCEEDINGS OF 2007 8TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOL I, 2007, : 717 - 720
  • [4] Dimension Effect on Breakdown Voltage of Partial SOI LDMOS
    Hu, Yue
    Liu, Huazhen
    Xu, Qianqian
    Wang, Luwen
    Wang, Jing
    Chen, Shichang
    Zhao, Peng
    Wang, Ying
    Wang, Gaofeng
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2017, 5 (03): : 157 - 163
  • [5] Realization of 850 V breakdown voltage LDMOS on Simbond SOI
    Wang, Zhongjian
    Cheng, Xinhong
    He, Dawei
    Xia, Chao
    Xu, Dawei
    Yu, Yuehui
    Zhang, Dong
    Wang, Yanying
    Lv, Yuqiang
    Gong, Dawei
    Shao, Kai
    MICROELECTRONIC ENGINEERING, 2012, 91 : 102 - 105
  • [6] An analytical model for breakdown voltage of surface implanted SOI RESURF LDMOS
    Chung, SK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (05) : 1006 - 1009
  • [7] An embedded β-Ga2O3 layer in a SOI-LDMOS to improve breakdown voltage
    Gholipour, Farshad
    Orouji, Ali A.
    Madadi, Dariush
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (01) : 206 - 213
  • [8] Study of ultra-low specific on-resistance and high breakdown voltage SOI LDMOS based on electron accumulation effect
    Lyu, Haitao
    Dai, Hongli
    Wang, Luoxin
    Hu, Hongchao
    Xue, Yuming
    Qian, Tu
    ENGINEERING RESEARCH EXPRESS, 2023, 5 (03):
  • [9] A 100-V High-Performance SOI Trench LDMOS with Low Cell Pitch
    Mayank Punetha
    Yashvir Singh
    Journal of Electronic Materials, 2015, 44 : 3388 - 3394
  • [10] A 100-V High-Performance SOI Trench LDMOS with Low Cell Pitch
    Punetha, Mayank
    Singh, Yashvir
    JOURNAL OF ELECTRONIC MATERIALS, 2015, 44 (10) : 3388 - 3394