A 14-bit 50 MS/s sample-and-hold circuit for pipelined ADC

被引:2
作者
Yue Sen [1 ]
Zhao Yiqiang [1 ]
Pang Ruilong [1 ]
Sheng Yun [1 ]
机构
[1] Tianjin Univ, Sch Elect Informat Engn, Tianjin 300072, Peoples R China
关键词
sample/hold circuit; pipeline ADC; gain-boosted OTA; bootstrapped switch;
D O I
10.1088/1674-4926/35/5/055009
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A high performance sample-and-hold (S/H) circuit used in a pipelined analog-to-digital converter (ADC) is presented. Capacitor flip-around architecture is used in this S/H circuit with a novel gain-boosted differential folded cascode operational transconductance amplifier. A double-bootstrapped switch is designed to improve the performance of the circuit. The circuit is implemented using a 0.18 mu m 1P6M CMOS process. Measurement results show that the effective number of bits is 14.03 bits, the spurious free dynamic range is 94.62 dB, the signal to noise and distortion ratio is 86.28 dB, and the total harmonic distortion is 91: 84 dB for a 5 MHz input signal with 50 MS/s sampling rate. A pipeline ADC with the designed S/H circuit has been implemented.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] A 12-Bit 125-MS/s 2.5-Bit/Cycle SAR-Based Pipeline ADC Employing a Self-Biased Gain Boosting Amplifier
    Park, Chulhyun
    Chen, Tao
    Noh, Kyoohyun
    Zhou, Dadian
    Prakash, Suraj
    Alizadeh, Mohammadhossein Naderi
    Karsilayan, Aydin I.
    Chen, Degang
    Geiger, Randall L.
    Silva-Martinez, Jose
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (11) : 3618 - 3629
  • [42] A 10-bit 200-MS/s Zero-Crossing-Based Pipeline ADC in 0.13-μm CMOS Technology
    Chu, Myonglae
    Kim, Byoungho
    Lee, Byung-Geun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (11) : 2671 - 2675
  • [43] A 12-bit 350 MS/s Single-Channel Pipeline ADC with 75 dB SFDR in 0.18 μm. BiCMOS
    Sun, Jie
    Wu, Jianhui
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (03)
  • [44] A 12 bit, 2-MS/s, 0.016-mm2 column-parallel readout cyclic ADC, having 50% reduced slew rate requirement due to feed-forward spike eliminator
    Ganta, Saikrishna
    Tomasini, Alfredo
    Taparia, Ajay
    Cho, Taehee
    Kulkarni, Mandar
    Erdogan, Ozan
    ESSCIRC CONFERENCE 2016, 2016, : 173 - 176
  • [45] 23-mW 50-MS/s 10-bit Pipeline A/D Converter with Nonlinear LMS Foreground Calibration
    Oshima, Takashi
    Takahashi, Tomomi
    Yamawaki, Taizo
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 960 - 963
  • [46] A 12 bit 50 MS/s CMOS Nyquist A/D Converter With a Fully Differential Class-AB Switched Op-Amp
    Kim, Young-Ju
    Choi, Hee-Cheol
    Ahn, Gil-Cho
    Lee, Seung-Hoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (03) : 620 - 628
  • [47] A 1.0-V 10-b 30-MS/s 3.4-mW rail-to-rail pipelined ADC using a new front-end MDAC
    Gotoh, Kunihiko
    Ando, Hiroshi
    Iwata, Atsushi
    IEICE ELECTRONICS EXPRESS, 2009, 6 (04): : 198 - 204
  • [48] A 0.0067-mm2 12-bit 20-MS/s SAR ADC Using Digital Place-and-Route Tools in 40-nm CMOS
    Tsai, Yao-Hung
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (07) : 905 - 914
  • [49] A 2.08-mW 64.4-dB SNDR 400-MS/s Pipelined-SAR ADC Using Mismatch and PVT Variation Tolerant Dynamically Biased Ring Amplifier in 8 nm
    Lim, Yong
    Lee, Jaehoon
    Lee, Jongmi
    Lim, Kwangmin
    Oh, Seunghyun
    Lee, Jongwoo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, : 4199 - 4210
  • [50] A 1.2V 250mW 14b 100MS/s digitally calibrated pipeline ADC in 90nm CMOS
    Van de Vel, Hans
    Buter, Berry
    van der Ploeg, Hendrik
    Vertregt, Maarten
    Geelen, Govert
    Paulus, Edward
    2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 74 - 75