共 50 条
- [44] A 12 bit, 2-MS/s, 0.016-mm2 column-parallel readout cyclic ADC, having 50% reduced slew rate requirement due to feed-forward spike eliminator ESSCIRC CONFERENCE 2016, 2016, : 173 - 176
- [45] 23-mW 50-MS/s 10-bit Pipeline A/D Converter with Nonlinear LMS Foreground Calibration ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 960 - 963
- [47] A 1.0-V 10-b 30-MS/s 3.4-mW rail-to-rail pipelined ADC using a new front-end MDAC IEICE ELECTRONICS EXPRESS, 2009, 6 (04): : 198 - 204
- [50] A 1.2V 250mW 14b 100MS/s digitally calibrated pipeline ADC in 90nm CMOS 2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 74 - 75