A 14-bit 50 MS/s sample-and-hold circuit for pipelined ADC

被引:2
作者
Yue Sen [1 ]
Zhao Yiqiang [1 ]
Pang Ruilong [1 ]
Sheng Yun [1 ]
机构
[1] Tianjin Univ, Sch Elect Informat Engn, Tianjin 300072, Peoples R China
关键词
sample/hold circuit; pipeline ADC; gain-boosted OTA; bootstrapped switch;
D O I
10.1088/1674-4926/35/5/055009
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A high performance sample-and-hold (S/H) circuit used in a pipelined analog-to-digital converter (ADC) is presented. Capacitor flip-around architecture is used in this S/H circuit with a novel gain-boosted differential folded cascode operational transconductance amplifier. A double-bootstrapped switch is designed to improve the performance of the circuit. The circuit is implemented using a 0.18 mu m 1P6M CMOS process. Measurement results show that the effective number of bits is 14.03 bits, the spurious free dynamic range is 94.62 dB, the signal to noise and distortion ratio is 86.28 dB, and the total harmonic distortion is 91: 84 dB for a 5 MHz input signal with 50 MS/s sampling rate. A pipeline ADC with the designed S/H circuit has been implemented.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] A 16-bit 1-MS/s SAR ADC With Capacitor Mismatch Self-Calibration
    Ding, Jie
    Liu, Fuming
    Deng, Kuan
    Zheng, Zihan
    Zheng, Jingnan
    Chen, Yongzhen
    Wu, Jiangfeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025, 33 (01) : 10 - 20
  • [32] A 12 bit 120 MS/s SHA-less pipeline ADC with capacitor mismatch error calibration
    Zhou, Zongkun
    Lin, Min
    Huang, Shuigen
    Wang, Ruoyu
    Dong, Yemin
    IEICE ELECTRONICS EXPRESS, 2018, 15 (13):
  • [33] A 10-bit 60-MS/s low-power CMOS pipelined analog-to-digital converter
    Lu, Chi-Chang
    Lee, Tsung-Sum
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (08) : 658 - 662
  • [34] A 12-bit 250 MS/s pipeline ADC with 78 dB SFDR in 0.13-μm CMOS
    Sun, Jie
    Wu, Jianhui
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (07) : 1248 - 1260
  • [35] A 10 bit 200 MS/s pipeline ADC using loading-balanced architecture in 0.18 μm CMOS
    Linfeng Wang
    Qiao Meng
    Hao Zhi
    Fei Li
    Journal of Semiconductors, 2017, (07) : 107 - 114
  • [36] A 12-bit 1.1GS/s Single-Channel Pipelined-SAR ADC with Adaptive Inter-stage Redundancy
    Wen, Xianshan
    Fu, Tao
    Gui, Ping
    2023 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, RFIC, 2023, : 17 - 20
  • [37] A12b, 40-MS/s, 4.1mW fully differential CBSC pipelined ADC in 0.18 μm CMOS
    Zamani, Majid
    Jafarabadi-Ashtiani, Shahin
    Dousti, Masoud
    Naser-Moghadasi, Mohammad
    IEICE ELECTRONICS EXPRESS, 2010, 7 (23): : 1714 - 1720
  • [38] A10b, 20-MS/s, 2.6mW fully differential CBSC pipelined ADC in 0.18 μm CMOS
    Zamani, Majid
    Jafarabadi-Ashtiani, Shahin
    Dousti, Masoud
    Naser-Moghadasi, Mohammad
    IEICE ELECTRONICS EXPRESS, 2010, 7 (23): : 1694 - 1701
  • [39] A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration
    Liu, Maliang
    Xie, Yi
    Zhu, Zhangming
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 86 (01) : 151 - 158
  • [40] A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration
    Maliang Liu
    Yi Xie
    Zhangming Zhu
    Analog Integrated Circuits and Signal Processing, 2016, 86 : 151 - 158