Performance analysis of a complete adiabatic logic system driven by the proposed power clock generator

被引:3
|
作者
Kanungo, Jitendra [1 ]
Dasgupta, S. [2 ]
机构
[1] Jaypee Univ Engn & Technol, Dept Elect & Commun Engn, Guna 473226, India
[2] Indian Inst Technol, Dept Elect & Commun Engn, Microelect & VLSI Grp, Roorkee 247667, Uttar Pradesh, India
关键词
clock-generator; energy recovery logic; low power; single phase sinusoidal clock;
D O I
10.1088/1674-4926/35/9/095001
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
We analyze the energy performance of a complete adiabatic circuit/system including the Power Clock Generator (PCG) at the 90 nm CMOS technology node. The energy performance in terms of the conversion efficiency of the PCG is extensively carried out under the variations of supply voltage, process corner and the driver transistor's width. We propose an energy-efficient singe cycle control circuit based on the two-stage comparator for the synchronous charge recovery sinusoidal power clock generator (PCG). The proposed PCG is used to drive the 4-bit adiabatic Ripple Carry Adder (RCA) and their simulation results are compared with the adiabatic RCA driven by the reported PCG. We have also simulated the logically equivalent static CMOS RCA circuit to compare the energy saving of adiabatic and non-adiabatic logic circuits. In the clock frequency range from 25 MHz to 1GHz, the proposed PCG gives a maximum conversion efficiency of 56.48%. This research work shows how the design of an efficient PCG increases the energy saving of adiabatic logic.
引用
收藏
页数:7
相关论文
共 50 条
  • [31] Power-Saving Analysis of Adiabatic Logic in Subthreshold Region
    Takahashi, Yasuhiro
    Sekine, Toshikazu
    Nayan, Nazrul Anuar
    Yokoyama, Michio
    IEEE INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2012), 2012,
  • [32] Symmetric Adiabatic Logic Circuits against Differential Power Analysis
    Choi, Byong-Deok
    Kim, Kyung Eun
    Chung, Ki-Seok
    Kim, Dong Kyue
    ETRI JOURNAL, 2010, 32 (01) : 166 - 168
  • [33] Dual-rail improved adiabatic pseudo-domino logic with auxiliary clock: a low-power partially-adiabatic CMOS logic family
    Tan, WM
    Lau, KT
    MICROELECTRONICS INTERNATIONAL, 2003, 20 (02) : 16 - 18
  • [34] High performance pulsed power generation system using a disk MHD generator driven by NPG system
    Harada, N
    11TH IEEE INTERNATIONAL PULSED POWER CONFERENCE - DIGEST OF TECHNICAL PAPERS, VOLS. 1 & 2, 1997, : 480 - 488
  • [35] DESIGN OF TWO-PHASE SINUSOIDAL POWER CLOCK AND CLOCKED TRANSMISSION GATE ADIABATIC LOGIC CIRCUIT
    Wang Pengjun Yu Junjun (Institute of Circuits and Systems
    Journal of Electronics(China), 2007, (02) : 225 - 231
  • [36] Design and experimental verification of a CMOS adiabatic logic with single-phase power-clock supply
    Maksimovic, D
    Oklobdzija, VG
    Nikolic, B
    Current, KW
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 417 - 420
  • [37] Performance Analysis of a Clock Generator PLL Under TID Effects
    Junior Rossetto, Alan Carlos
    Wirth, Gilson Inacio
    Dallasen, Ricardo Vanni
    2014 15TH LATIN AMERICAN TEST WORKSHOP - LATW, 2014,
  • [38] Analysis and design of an efficient complementary energy path adiabatic logic for low-power system applications
    Gong, Cihun-Siyong Alex
    Shiue, Muh-Tian
    Hong, Ci-Tong
    Su, Chun-Hsien
    Yao, Kai-Wen
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 247 - 250
  • [39] Low Power Logic Obfuscation Through System Level Clock Gating
    Xing, Daniel
    Liu, Yuntao
    Srivastava, Ankur
    2023 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, ISLPED, 2023,
  • [40] Evaluation of Power Analysis Attacks on Cryptographic Circuit Using Adiabatic Logic
    Koyasu, Hiroki
    Takahashi, Yasuhiro
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 410 - 414