Performance analysis of a complete adiabatic logic system driven by the proposed power clock generator

被引:3
|
作者
Kanungo, Jitendra [1 ]
Dasgupta, S. [2 ]
机构
[1] Jaypee Univ Engn & Technol, Dept Elect & Commun Engn, Guna 473226, India
[2] Indian Inst Technol, Dept Elect & Commun Engn, Microelect & VLSI Grp, Roorkee 247667, Uttar Pradesh, India
关键词
clock-generator; energy recovery logic; low power; single phase sinusoidal clock;
D O I
10.1088/1674-4926/35/9/095001
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
We analyze the energy performance of a complete adiabatic circuit/system including the Power Clock Generator (PCG) at the 90 nm CMOS technology node. The energy performance in terms of the conversion efficiency of the PCG is extensively carried out under the variations of supply voltage, process corner and the driver transistor's width. We propose an energy-efficient singe cycle control circuit based on the two-stage comparator for the synchronous charge recovery sinusoidal power clock generator (PCG). The proposed PCG is used to drive the 4-bit adiabatic Ripple Carry Adder (RCA) and their simulation results are compared with the adiabatic RCA driven by the reported PCG. We have also simulated the logically equivalent static CMOS RCA circuit to compare the energy saving of adiabatic and non-adiabatic logic circuits. In the clock frequency range from 25 MHz to 1GHz, the proposed PCG gives a maximum conversion efficiency of 56.48%. This research work shows how the design of an efficient PCG increases the energy saving of adiabatic logic.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] Pass-transistor adiabatic logic using single power-clock supply
    Oklobdzija, VG
    Maksimovic, D
    Lin, FC
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (10): : 842 - 846
  • [22] Energy Efficiency of 2-Step Charging Power-Clock for Adiabatic Logic
    Raghav, Himadri Singh
    Bartlett, Vivian A.
    Kale, Izzet
    PROCEEDINGS OF 2016 26TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2016, : 176 - 182
  • [23] Comparative Power Analysis of CMOS & Adiabatic Logic Gates
    Sharma, Himanshi
    Singh, Rajan
    2015 INTERNATIONAL CONFERENCE ON GREEN COMPUTING AND INTERNET OF THINGS (ICGCIOT), 2015, : 7 - 11
  • [24] Performance Analysis of a Synchronous Generator Based Hybrid Power System
    Vani, T. G.
    Prcctha, K. P.
    2016 INTERNATIONAL CONFERENCE ON NEXT GENERATION INTELLIGENT SYSTEMS (ICNGIS), 2016, : 169 - 174
  • [25] Clock Power Analysis of Low Power Clock Gated Arithmetic Logic Unit on Different FPGA
    Gupta, Nidhi
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 913 - 916
  • [26] Recent Development in Efficient Adiabatic Logic Circuits and Power Analysis with CMOS Logic
    Sanadhya, Minakshi
    Kumar, M. Vinoth
    3RD INTERNATIONAL CONFERENCE ON RECENT TRENDS IN COMPUTING 2015 (ICRTC-2015), 2015, 57 : 1299 - 1307
  • [27] Clocked CMOS adiabatic logic with integrated single-phase power-clock supply
    Maksimovic, D
    Oklobdzija, VG
    Nikolic, B
    Current, KW
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (04) : 460 - 463
  • [28] Synchronised 4-Phase Resonant Power Clock Supply for Energy Efficient Adiabatic Logic
    Jeanniot, Nicolas
    Pillonnet, Gael
    Nouet, Pascal
    Azemard, Nadine
    Todri-Sanial, Aida
    2017 IEEE INTERNATIONAL CONFERENCE ON REBOOTING COMPUTING (ICRC), 2017, : 180 - 185
  • [29] A Low-power RFID with 100kbps Data Rate Employing High-speed Power Clock Generator for Complementary Pass-transistor Adiabatic Logic
    Shibata, Saito
    Sawabe, Yoshiki
    Shiba, Kota
    Kosuge, Atsutake
    Hamada, Mototsugu
    Kuroda, Tadahiro
    2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,
  • [30] Analysis of Wind Driven Permanent Magnet Synchronous Generator for Power Grid System
    Raj, R. Essaki
    Vasudevan, N.
    Srinivasan, S.
    Abirami, T.
    Pandian, R.
    Gnanavel, C.
    Parkunam, N.
    Srinivasan, R.
    Hurissa, Dejene
    INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2025, 2025 (01):