Performance analysis of a complete adiabatic logic system driven by the proposed power clock generator

被引:3
|
作者
Kanungo, Jitendra [1 ]
Dasgupta, S. [2 ]
机构
[1] Jaypee Univ Engn & Technol, Dept Elect & Commun Engn, Guna 473226, India
[2] Indian Inst Technol, Dept Elect & Commun Engn, Microelect & VLSI Grp, Roorkee 247667, Uttar Pradesh, India
关键词
clock-generator; energy recovery logic; low power; single phase sinusoidal clock;
D O I
10.1088/1674-4926/35/9/095001
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
We analyze the energy performance of a complete adiabatic circuit/system including the Power Clock Generator (PCG) at the 90 nm CMOS technology node. The energy performance in terms of the conversion efficiency of the PCG is extensively carried out under the variations of supply voltage, process corner and the driver transistor's width. We propose an energy-efficient singe cycle control circuit based on the two-stage comparator for the synchronous charge recovery sinusoidal power clock generator (PCG). The proposed PCG is used to drive the 4-bit adiabatic Ripple Carry Adder (RCA) and their simulation results are compared with the adiabatic RCA driven by the reported PCG. We have also simulated the logically equivalent static CMOS RCA circuit to compare the energy saving of adiabatic and non-adiabatic logic circuits. In the clock frequency range from 25 MHz to 1GHz, the proposed PCG gives a maximum conversion efficiency of 56.48%. This research work shows how the design of an efficient PCG increases the energy saving of adiabatic logic.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Performance analysis of a complete adiabatic logic system driven by the proposed power clock generator
    Jitendra Kanungo
    SDasgupta
    Journal of Semiconductors, 2014, 35 (09) : 101 - 107
  • [2] Performance analysis of a complete adiabatic logic system driven by the proposed power clock generator附视频
    Jitendra Kanungo
    SDasgupta
    Journal of Semiconductors, 2014, (09) : 101 - 107
  • [3] Four-phase power clock generator for adiabatic logic circuits
    Bargagli-Stoffi, A
    Iannaccone, G
    Di Pascoli, S
    Amirante, E
    Schmitt-Landsiedel, D
    ELECTRONICS LETTERS, 2002, 38 (14) : 689 - 690
  • [4] Theoretical Analysis of Power Clock Generator based on the Switched Capacitor Regulator for Adiabatic CMOS Logic
    Takahashi, Yasuhiro
    Sekine, Toshikazu
    Yokoyama, Michio
    2008 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS, 2008, : 17 - +
  • [5] Power Clock Generator design Using Delay Locked Loop For Adiabatic Logic
    Pittala, Suresh Kumar
    Rani, A. Jhansi
    PROCEEDINGS OF THE 2017 IEEE SECOND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES (ICECCT), 2017,
  • [6] Impact of Adiabatic Logic Families on the Power-Clock Generator Energy Efficiency
    Maheshwari, Sachin
    Kale, I.
    2019 15TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2019, : 25 - 28
  • [7] Power-Clock Generator Impact on the Performance of NEM-Based Quasi-Adiabatic Logic Circuits
    Houri, Samer
    Billiot, Gerard
    Belleville, Marc
    Valentian, Alexandre
    Fanet, Herve
    REVERSIBLE COMPUTATION, RC 2015, 2015, 9138 : 267 - 272
  • [8] Design of low-power clock generator synchronized with AC power for adiabatic dynamic CMOS logic
    Cho, Seung-Il
    Kim, Seong-Kweon
    Harada, Tomochika
    Yokoyama, Michio
    IEICE ELECTRONICS EXPRESS, 2013, 10 (20):
  • [9] Power-Clock-Gating in adiabatic Logic Circuits
    Teichmann, Ph
    Fischer, J.
    Amirante, E.
    Schmitt-Landsiedel, D.
    ADVANCES IN RADIO SCIENCE, 2006, 4 (275-280) : 275 - 280
  • [10] Power-clock gating in adiabatic logic circuits
    Teichmann, P
    Fischer, J
    Henzler, S
    Amirante, E
    Schmitt-Landsiedel, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 638 - 646