Universal trench design method for a high-voltage SOI trench LDMOS

被引:2
|
作者
Hu Xiarong [1 ]
Zhang Bo [1 ]
Luo Xiaorong [1 ]
Li Zhaoji [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Sichuan, Peoples R China
基金
中国国家自然科学基金;
关键词
SOI; trench; permittivity; RESURF; LDMOS; breakdown voltage;
D O I
10.1088/1674-4926/33/7/074006
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
The design method for a high-voltage SOI trench LDMOS for various trench permittivities, widths and depths is introduced. A universal method for efficient design is presented for the first time, taking the trade-off between breakdown voltage (BV) and specific on-resistance (R-s,(on))into account. The high-k (relative permittivity) dielectric is suitable to fill a shallow and wide trench while the low-k dielectric is suitable to fill a deep and narrow trench. An SOI LDMOS with a vacuum trench in the drift region is also discussed. Simulation results show that the high FOM BV2/R-s,R-on can be achieved with a trench filled with the low-k dielectric due to its shortened cell-pitch.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A Study on Optimization Design for a High-Efficiency High-Voltage Trench Gate Field-Stop IGBT
    Ahn, Byoung Sup
    Chung, Hun-Suk
    Nahm, Eui-Seok
    Kang, Ey Goo
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2016, 16 (12) : 12839 - 12843
  • [32] Performance analysis of a novel trench SOI LDMOS with centrosymmetric double vertical field plates
    Lei, Jianmei
    Hu, Shengdong
    Yang, Dong
    Huang, Ye
    Chen, Lidong
    Guo, Jingwei
    Liu, Chang
    Liu, Tao
    Wang, Yuan
    RESULTS IN PHYSICS, 2019, 12 : 810 - 815
  • [33] High voltage SOI LDMOS with a compound buried layer
    Luo Xiaorong
    Hu Gangyi
    Zhou Kun
    Jiang Yongheng
    Wang Pei
    Wang Qi
    Luo Yinchun
    Zhang Bo
    Li Zhaoji
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (10)
  • [34] High voltage SOI LDMOS with a compound buried layer
    罗小蓉
    胡刚毅
    周坤
    蒋永恒
    王沛
    王琦
    罗尹春
    张波
    李肇基
    半导体学报, 2012, 33 (10) : 37 - 41
  • [35] The Optimal Design of Trench Field Rings for High Breakdown Voltage
    Kang, Ey Goo
    Hong, Sung Young
    Ahn, Byoung Sub
    MECHATRONICS AND INFORMATION TECHNOLOGY, PTS 1 AND 2, 2012, 2-3 : 1047 - 1050
  • [36] Super junction LDMOS with P-trench and stepped buried oxide layer for high performance
    Tang, Pan-pan
    Wang, Ying
    Cao, Fei
    Yu, Cheng-hao
    Bao, Meng-tian
    Luo, Xin
    SUPERLATTICES AND MICROSTRUCTURES, 2019, 125 : 198 - 204
  • [37] Analytical Model for an Extended Field Plate Effect on Trench LDMOS with High-k permittivity
    Hu, Xiarong
    Zhang, Bo
    Luo, Xiaorong
    Jiang, Yongheng
    Zhou, Kun
    Li, Zhaoji
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [38] A novel LDMOS structure using P-trench for high performance applications
    Orouji, Ali A.
    Mansoori, Hojjat Allah
    Dideban, A.
    Shahnazarisani, Hadi
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2015, 39 : 654 - 658
  • [39] Implementation of Trench-based Power LDMOS and Low Voltage MOSFET on InGaAs
    Adhikari, Manoj Singh
    Singh, Yashvir
    IETE TECHNICAL REVIEW, 2019, 36 (03) : 234 - 242
  • [40] Highly Heat-Dissipating and High-voltage SOI-LDMOS Power Device
    Yang, Xiaoming
    Cai, Yu
    Li, Tianqian
    ADVANCES IN POWER AND ELECTRICAL ENGINEERING, PTS 1 AND 2, 2013, 614-615 : 1574 - +