A broadband 47-67 GHz LNA with 17.3 dB gain in 65-nm CMOS

被引:3
作者
Wang, Chong [1 ]
Li, Zhiqun [1 ]
Li, Qin [1 ]
Liu, Yang [1 ]
Wang, Zhigong [1 ]
机构
[1] Southeast Univ, Inst RF & OE ICs, Nanjing 210096, Jiangsu, Peoples R China
基金
国家高技术研究发展计划(863计划);
关键词
CMOS; 60; GHz; low noise amplifier; wideband; electromagnetic simulation;
D O I
10.1088/1674-4926/36/10/105010
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A broadband 47-67 GHz low noise amplifier (LNA) with 17.3 dB gain in 65-nm CMOS technology is proposed. The features of millimeter wave circuits are illustrated first and design methodologies are discussed. The wideband input matching of the LNA was achieved by source inductive degeneration, which is narrowband in the low-GHz range but wideband at millimeter-wave frequencies due to the existence of gate-drain capacitance, Cgd. In order to minimize the noise figure (NF), the LNA used a common-source (CS) structure rather than cascode in the first stage, and the noise matching principle is explored. The last two stages of the LNA used a cascode structure to increase the power gain. Analysis of the gain boost effect of the gate inductor at the common-gate (CG) transistor is also performed. T-shape matching networks between stages are intended to enlarge the bandwidth. All on-chip inductors and transmission lines are modeled and simulated with a 3-dimensional electromagnetic (EM) simulation tool to guarantee the success of the design. Measurement results show that the LNA achieves a maximum gain of 17.3 dB at 60 GHz, while the 3-dB bandwidth is 20 GHz (47-67 GHz), including the interested band of 59-64 GHz, and the minimum noise figure is 4.9 dB at 62 GHz. The LNA absorbs a current of 19 mA from a 1.2 V supply and the chip occupies an area of 900 x 550 mu m(2) including pads.
引用
收藏
页数:6
相关论文
共 13 条
[1]  
ALI MN, 2008, MM WAVE SILICON TECH
[2]  
Hsieh Hsieh-Hung, 2011, IEEE RAD FREQ INT CI
[3]   Wide-band matched LNA design using transistor's intrinsic gate-drain capacitor [J].
Hu, R .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2006, 54 (03) :1277-1286
[4]  
LEE JH, 2013, IEEE ELECT LETT, V49, P472, DOI DOI 10.1049/EL.2012.4455
[5]   A 2-Gb/s Throughput CMOS Transceiver Chipset With In-Package Antenna for 60-GHz Short-Range Wireless Communication [J].
Mitomo, Toshiya ;
Tsutsumi, Yukako ;
Hoshino, Hiroaki ;
Hosoya, Masahiro ;
Wang, Tong ;
Tsubouchi, Yuta ;
Tachibana, Ryoichi ;
Sai, Akihide ;
Kobayashi, Yuka ;
Kurose, Daisuke ;
Ito, Tomohiko ;
Ban, Koichiro ;
Tandai, Tomoya ;
Tomizawa, Takeshi .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (12) :3160-3171
[6]   A Fully-Integrated 16-Element Phased-Array Receiver in SiGe BiCMOS for 60-GHz Communications [J].
Natarajan, Arun ;
Reynolds, Scott K. ;
Tsai, Ming-Da ;
Nicolson, Sean T. ;
Zhan, Jing-Hong Conan ;
Kam, Dong Gun ;
Liu, Duixian ;
Huang, Yen-Lin Oscar ;
Valdes-Garcia, Alberto ;
Floyd, Brian A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (05) :1059-1075
[7]   A 64 GHz LNA with 15.5 dB gain and 6.5 dB NF in 90 nm CMOS [J].
Pellerano, Stefano ;
Palaskas, Yorgos ;
Soumyanath, Krishnamurthy .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (07) :1542-1552
[8]   A 60-GHz CMOS receiver front-end [J].
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) :17-22
[9]   A 5-GHz CMOS wireless LAN receiver front end [J].
Samavati, H ;
Rategh, HR ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (05) :765-772
[10]   A 1.5-V, 1.5-GHz CMOS low noise amplifier [J].
Shaeffer, DK ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (05) :745-759