A 10-bit 100-MS/s CMOS pipelined folding A/D converter

被引:0
|
作者
Li Xiaojuan [1 ]
Yang Yintang [1 ]
Zhu Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; pipelined folding; resistive averaging interpolation; offset cancellation;
D O I
10.1088/1674-4926/32/11/115008
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper presents a 10-bit 100-MSample/s analog-to-digital (A/D) converter with pipelined folding architecture. The linearity is improved by using an offset cancellation technique and a resistive averaging interpolation network. Cascading alleviates the wide bandwidth requirement of the folding amplifier and distributed interstage track/hold amplifiers are used to realize the pipeline technique for obtaining high resolution. In SMIC 0.18 mu m CMOS, the A/D converter is measured as follows: the peak integral nonlinearity and differential nonlinearity are +/- 0.48 LSB and +/- 0.33 LSB, respectively. Input range is 1.0 VP-P with a 2.29 mm(2) active area. At 20 MHz input @ 100 MHz sample clock, 9.59 effective number of bits, 59.5 dB of the signal-to-noise-and-distortion ratio and 82.49 dB of the spurious-free dynamic range are achieved. The dissipation power is only 95 mW with a 1.8 V power supply.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] A 600MS/s, 5-bit pipelined analog-to-digital converter for serial-link applications
    Varzaghani, A
    Yang, CKK
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 276 - 279
  • [42] A 10-bit column-parallel cyclic ADC for high-speed CMOS image sensors
    Han Ye
    Li Quanliang
    Shi Cong
    Wu Nanjian
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [43] A 10-bit 20-MS/s Asynchronous SAR ADC with Meta-Stability Detector Using Replica Comparators
    Park, Sang-Min
    Jeong, Yeon-Ho
    Hwang, Yu-Jeong
    Lee, Pil-Ho
    Kim, Yeong-Woong
    Son, Jisu
    Lee, Han-Yeol
    Jang, Young-Chan
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (06) : 651 - 654
  • [44] A 0.23 pJ 11.05-bit ENOB 125-MS/s pipelined ADC in a 0.18 mu m CMOS process
    Wang Yong
    Zhang Jianyun
    Yin Rui
    Zhao Yuhang
    Zhang Wei
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (05)
  • [45] A 0.8-V, 1-MS/s, 10-bit SAR ADC for Multi-Channel Neural Recording
    Tao, Yonghong
    Lian, Yong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (02) : 366 - 375
  • [46] Design of a 6-bit 500MS/s CMOS A/D Converter with Comparator-based Input Voltage Range Detection Circuit
    Dae, Si
    Yoon, Kwang Sub
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2014, 14 (06) : 706 - 711
  • [47] A 1 GS/s 12-bit pipelined folding ADC with a novel encoding algorithm
    Liu, Huasen
    Wu, Danyu
    Zhou, Lei
    Luan, Jian
    Guo, Xuan
    Wang, Dong
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2019, 16 (07): : 1 - 9
  • [48] An area-efficient 55 nm 10-bit 1-MS/s SAR ADC for battery voltage measurement
    陈宏铭
    郝跃国
    赵龙
    程玉华
    Journal of Semiconductors, 2013, (09) : 168 - 174
  • [49] An area-efficient 55 nm 10-bit 1-MS/s SAR ADC for battery voltage measurement
    Chen Hongming
    Hao Yueguo
    Zhao Long
    Cheng Yuhua
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (09)
  • [50] A 0.4-V 10-bit 10-KS/s SAR ADC in 0.18 μm CMOS for low energy wireless senor network chip
    Xin, Xin
    Cai, Jue Ping
    Chen, Teng Teng
    Yang, Qi Di
    MICROELECTRONICS JOURNAL, 2019, 83 : 104 - 116