A 10-bit 100-MS/s CMOS pipelined folding A/D converter

被引:0
|
作者
Li Xiaojuan [1 ]
Yang Yintang [1 ]
Zhu Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; pipelined folding; resistive averaging interpolation; offset cancellation;
D O I
10.1088/1674-4926/32/11/115008
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper presents a 10-bit 100-MSample/s analog-to-digital (A/D) converter with pipelined folding architecture. The linearity is improved by using an offset cancellation technique and a resistive averaging interpolation network. Cascading alleviates the wide bandwidth requirement of the folding amplifier and distributed interstage track/hold amplifiers are used to realize the pipeline technique for obtaining high resolution. In SMIC 0.18 mu m CMOS, the A/D converter is measured as follows: the peak integral nonlinearity and differential nonlinearity are +/- 0.48 LSB and +/- 0.33 LSB, respectively. Input range is 1.0 VP-P with a 2.29 mm(2) active area. At 20 MHz input @ 100 MHz sample clock, 9.59 effective number of bits, 59.5 dB of the signal-to-noise-and-distortion ratio and 82.49 dB of the spurious-free dynamic range are achieved. The dissipation power is only 95 mW with a 1.8 V power supply.
引用
收藏
页数:7
相关论文
共 50 条
  • [21] A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 731 - 740
  • [22] A 10-bit Charge-Redistribution ADC Consuming 1.9 μW at 1 MS/s
    van Elzakker, Michiel
    van Tuijl, Ed
    Geraedts, Paul
    Schinkel, Daniel
    Klumperink, Eric A. M.
    Nauta, Bram
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) : 1007 - 1015
  • [23] Design of a 12.5 GS/s 5-bit Folding A/D Converter
    Surano, Antonio
    Maloberti, Franco
    2010 FIRST IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2010, : 21 - 24
  • [24] A 6-bit 500MS/s CMOS A/D Converter with a digital input range detection circuit
    Shi, Dai
    Lee, Gi-Yoon
    Lee, Sang Min
    Yoon, Kwang Sub
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 316 - 317
  • [25] A 10b 20MS/s Low Power Pipelined A/D Converter Without Dedicated SHA
    Dong HuanZhi
    Zhang YingQin
    2012 INTERNATIONAL CONFERENCE ON MEDICAL PHYSICS AND BIOMEDICAL ENGINEERING (ICMPBE2012), 2012, 33 : 1366 - 1373
  • [26] 10-bit High-Speed CMOS Comparator with Offset Cancellation Technique
    Kouhalvandi, Lida
    Aygun, Sercan
    Ozdemir, Gokhan Gunes
    Gunes, Ece Olcay
    2017 5TH IEEE WORKSHOP ON ADVANCES IN INFORMATION, ELECTRONIC AND ELECTRICAL ENGINEERING (AIEEE'2017), 2017,
  • [27] A 1-V 10-bit 80-MS/s 1.6-mW SAR ADC in 65-nm GP CMOS
    Ma Jun
    Guo Yawei
    Wu Yue
    Cheng Xu
    Zeng Xiaoyang
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [28] A 10-bit 10-MS/s Asynchronous SAR ADC with Input Offset Calibration using Capacitor DAC
    Son, Jisu
    Jang, Young-Chan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (06) : 518 - 525
  • [29] A 1.4-mW 10-Bit 150-MS/s SAR ADC With Nonbinary Split Capacitive DAC in 65-nm CMOS
    Li, Dengquan
    Zhu, Zhangming
    Ding, Ruixue
    Yang, Yintang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) : 1524 - 1528
  • [30] A 10-bit 50-MS/s reference-free low power SAR ADC in 0.18-mu m SOI CMOS technology
    Ning, Qiao
    Zhang Guoquan
    Bo, Yang
    Liu Zhongli
    Fang, Yu
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (09)