共 50 条
- [23] Design of a 12.5 GS/s 5-bit Folding A/D Converter 2010 FIRST IEEE LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2010, : 21 - 24
- [24] A 6-bit 500MS/s CMOS A/D Converter with a digital input range detection circuit 2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 316 - 317
- [25] A 10b 20MS/s Low Power Pipelined A/D Converter Without Dedicated SHA 2012 INTERNATIONAL CONFERENCE ON MEDICAL PHYSICS AND BIOMEDICAL ENGINEERING (ICMPBE2012), 2012, 33 : 1366 - 1373
- [26] 10-bit High-Speed CMOS Comparator with Offset Cancellation Technique 2017 5TH IEEE WORKSHOP ON ADVANCES IN INFORMATION, ELECTRONIC AND ELECTRICAL ENGINEERING (AIEEE'2017), 2017,