A 10-bit 100-MS/s CMOS pipelined folding A/D converter

被引:0
|
作者
Li Xiaojuan [1 ]
Yang Yintang [1 ]
Zhu Zhangming [1 ]
机构
[1] Xidian Univ, Sch Microelect, Xian 710071, Shaanxi, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; pipelined folding; resistive averaging interpolation; offset cancellation;
D O I
10.1088/1674-4926/32/11/115008
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper presents a 10-bit 100-MSample/s analog-to-digital (A/D) converter with pipelined folding architecture. The linearity is improved by using an offset cancellation technique and a resistive averaging interpolation network. Cascading alleviates the wide bandwidth requirement of the folding amplifier and distributed interstage track/hold amplifiers are used to realize the pipeline technique for obtaining high resolution. In SMIC 0.18 mu m CMOS, the A/D converter is measured as follows: the peak integral nonlinearity and differential nonlinearity are +/- 0.48 LSB and +/- 0.33 LSB, respectively. Input range is 1.0 VP-P with a 2.29 mm(2) active area. At 20 MHz input @ 100 MHz sample clock, 9.59 effective number of bits, 59.5 dB of the signal-to-noise-and-distortion ratio and 82.49 dB of the spurious-free dynamic range are achieved. The dissipation power is only 95 mW with a 1.8 V power supply.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] A 10-bit 100-MS/s CMOS pipelined folding A/D converter
    李晓娟
    杨银堂
    朱樟明
    半导体学报, 2011, 32 (11) : 110 - 116
  • [2] 10-bit 20-Msample/s 49mW CMOS pipelined A/D converter
    Tang, YJ
    He, LN
    Xie, N
    Chen, X
    Yin, K
    Yan, XL
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1526 - 1529
  • [3] A 10-bit 100-MS/s SAR ADC With Always-On Reference Ripple Cancellation
    Shen, Yi
    Tang, Xiyuan
    Xin, Xin
    Liu, Shubin
    Zhu, Zhangming
    Sun, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (10) : 3965 - 3975
  • [4] A power-efficient 10-bit 40-MS/s sub-sampling pipelined CMOS analog-to-digital converter
    Shu, Guanghua
    Guo, Yao
    Ren, Junyan
    Fan, Mingjun
    Ye, Fan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 67 (01) : 95 - 102
  • [5] A power-efficient 10-bit 40-MS/s sub-sampling pipelined CMOS analog-to-digital converter
    Guanghua Shu
    Yao Guo
    Junyan Ren
    Mingjun Fan
    Fan Ye
    Analog Integrated Circuits and Signal Processing, 2011, 67 : 95 - 102
  • [6] A 10-bit 100 MS/s Successive Approximation Register Analog-To-Digital Converter Design
    Huang, Jhin-Fang
    Lai, Wen-Cheng
    Hsieh, Cheng-Gu
    IEICE TRANSACTIONS ON ELECTRONICS, 2014, E97C (08): : 833 - 836
  • [7] A 10-bit low power SAR A/D converter based on 90 nm CMOS
    Tong Xingyuan
    Yang Yintang
    Zhu Zhangming
    Xiao Yan
    Chen Jianming
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (10)
  • [8] A 10-bit low power SAR A/D converter based on 90 nm CMOS
    佟星元
    杨银堂
    朱樟明
    肖艳
    陈剑鸣
    半导体学报, 2009, 30 (10) : 100 - 107
  • [9] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    赵南
    罗华
    魏琦
    杨华中
    Journal of Semiconductors, 2014, (07) : 153 - 158
  • [10] An 8-bit 100-MS/s pipelined ADC without dedicated sample-and-hold amplifier
    Zhang Zhang
    Yuan Yudan
    Guo Yawei
    Cheng Xu
    Zeng Xiaoyang
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (07)