CONCURRENT ERROR-DETECTION AND FAULT LOCATION IN AN FFT ARCHITECTURE

被引:8
|
作者
LOMBARDI, F [1 ]
MUZIO, JC [1 ]
机构
[1] UNIV VICTORIA,DEPT COMP SCI,VICTORIA V8W 3P6,BC,CANADA
基金
加拿大自然科学与工程研究理事会; 美国国家科学基金会;
关键词
FAULT TOLERANCE; FFT; ERROR DETECTION; FAULT LOCATION; RECONFIGURATION;
D O I
10.1109/4.133159
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new approach for concurrent error detection in a homogeneous architecture for the computation of the complex N-point fast Fourier transform (FFT) in radix-2. The proposed approach is based on the relationship between cell computations. It is proved that 100% probability of detection is possible. Overhead issues for hardware and timing are addressed. It is proved that hardware overhead for concurrent error detection is 50% compared to a fault-intolerant complex two-point implementation. A modest time overhead is encountered for error detection and fault location. Error detection can be accommodated on-line and on a component basis (multiplier or adder/subtractor); full fault location is accomplished by a roving technique. The proposed technique can be efficiently accommodated in a homogeneous layout. A two-phase reconfiguration policy for the proposed architecture is presented. It is proved that switching and routing overhead is modest, while achieving a significant reliability improvement over previous approaches.
引用
收藏
页码:728 / 736
页数:9
相关论文
共 50 条
  • [41] Spelling Without Writing: Do Error-Detection Tests and Dictation Tests Measure the Same Competence?
    Lenhart, Jan
    Marx, Peter
    Segerer, Robin
    Schneider, Wolfgang
    DIAGNOSTICA, 2019, 65 (04): : 216 - 227
  • [42] A New Hybrid Nonintrusive Error-Detection Technique Using Dual Control-Flow Monitoring
    Parra, L.
    Lindoso, A.
    Portela-Garcia, M.
    Entrena, L.
    Du, B.
    Sonza Reorda, M.
    Sterpone, L.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (06) : 3236 - 3243
  • [43] A compact AES core with on-line error-detection for FPGA applications with modest hardware resources
    Legat, Uros
    Biasizzo, Anton
    Novak, Franc
    MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (04) : 405 - 416
  • [44] Using Fault Screeners for Software Error Detection
    Abreu, Rui
    Gonzalez, Alberto
    Zoeteweij, Peter
    van Gemund, Arjan J. C.
    EVALUATION OF NOVEL APPROACHES TO SOFTWARE ENGINEERING, 2010, 69 : 60 - 74
  • [45] Permanent Fault Detection and Diagnosis in the Lightweight Dual Modular Redundancy Architecture
    Ferreira, Ronaldo R.
    Sanchez, Ernesto
    da Rolt, Jean
    Nazar, Gabriel L.
    Moreira, Alvaro F.
    Carro, Luigi
    Reorda, Matteo Sonza
    2015 16TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2015,
  • [46] Robust Wide Area Fault Location Considering Network Parameters Error
    Mortazavi, Seyed Hossein
    Javidi, Mohamad Hossein
    Kamyab, Ebadollah
    IEEE TRANSACTIONS ON POWER DELIVERY, 2019, 34 (03) : 786 - 794
  • [47] Approximate Toom-Cook FFT with sparsity aware error tuning in a shared memory architecture
    Trik, Mohammad
    Akhavan, Hoda
    Bidgoli, Amir Massoud
    Molk, Ali Mohammad Norouzzadeh Gil
    Vashani, Hossein
    Mozaffari, Saadat Pour
    INTEGRATION-THE VLSI JOURNAL, 2023, 89 : 8 - 12
  • [48] Concurrent error detection in fast fermat number transform networks
    Tahir, JM
    Dlay, SS
    GorguiNaguib, RN
    Hinton, OR
    COMPUTER SYSTEMS SCIENCE AND ENGINEERING, 1997, 12 (03): : 221 - 226
  • [49] An Improved Fault Area Detection & Fault Location Methodology Using Wavelet Transform
    Choudhury, Mousam
    Ganguly, Amrita
    2015 INTERNATIONAL CONFERENCE ON ENERGY, POWER AND ENVIRONMENT: TOWARDS SUSTAINABLE GROWTH (ICEPE), 2015,
  • [50] Retardation in Service of Real Time Fault Detection and Location
    Nabwani, M.
    Pinhasi, Y.
    Yahalom, A.
    2021 23RD EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'21 ECCE EUROPE), 2021,