CONCURRENT ERROR-DETECTION AND FAULT LOCATION IN AN FFT ARCHITECTURE

被引:8
|
作者
LOMBARDI, F [1 ]
MUZIO, JC [1 ]
机构
[1] UNIV VICTORIA,DEPT COMP SCI,VICTORIA V8W 3P6,BC,CANADA
基金
加拿大自然科学与工程研究理事会; 美国国家科学基金会;
关键词
FAULT TOLERANCE; FFT; ERROR DETECTION; FAULT LOCATION; RECONFIGURATION;
D O I
10.1109/4.133159
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new approach for concurrent error detection in a homogeneous architecture for the computation of the complex N-point fast Fourier transform (FFT) in radix-2. The proposed approach is based on the relationship between cell computations. It is proved that 100% probability of detection is possible. Overhead issues for hardware and timing are addressed. It is proved that hardware overhead for concurrent error detection is 50% compared to a fault-intolerant complex two-point implementation. A modest time overhead is encountered for error detection and fault location. Error detection can be accommodated on-line and on a component basis (multiplier or adder/subtractor); full fault location is accomplished by a roving technique. The proposed technique can be efficiently accommodated in a homogeneous layout. A two-phase reconfiguration policy for the proposed architecture is presented. It is proved that switching and routing overhead is modest, while achieving a significant reliability improvement over previous approaches.
引用
收藏
页码:728 / 736
页数:9
相关论文
共 50 条
  • [31] HARDWARE SUPPORT FOR ERROR-DETECTION IN MULTIPROCESSOR SYSTEMS - A CASE-STUDY
    HOHL, W
    MICHEL, E
    PATARICZA, A
    MICROPROCESSORS AND MICROSYSTEMS, 1993, 17 (04) : 201 - 206
  • [32] COMET: Communication-Optimised Multi-threaded Error-detection Technique
    Mitropoulou, Konstantina
    Porpodas, Vasileios
    Jones, Timothy M.
    2016 INTERNATIONAL CONFERENCE ON COMPILERS, ARCHITECTURE AND SYNTHESIS FOR EMBEDDED SYSTEMS (CASES), 2016,
  • [33] THE USE OF SELF CHECKS AND VOTING IN SOFTWARE ERROR-DETECTION - AN EMPIRICAL-STUDY
    LEVESON, NG
    CHA, SS
    KNIGHT, JC
    SHIMEALL, TJ
    IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 1990, 16 (04) : 432 - 443
  • [34] Multiple-Bit Parity-Based Concurrent Fault Detection Architecture for Parallel CRC Computation
    Gangopadhyay, Dipanwita
    Reyhani-Masoleh, Arash
    IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (07) : 2143 - 2157
  • [35] A Noninvasive Technique for Fault Detection and Location
    Ferreira, Kurt J.
    Emanuel, Alexander E.
    IEEE TRANSACTIONS ON POWER DELIVERY, 2010, 25 (04) : 3024 - 3034
  • [36] Concurrent error detection schemes for involution ciphers
    Joshi, N
    Wu, KJ
    Karri, R
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2004, PROCEEDINGS, 2004, 3156 : 400 - 412
  • [37] Balance Weight Fault Detection In Compressor Using FFT Algorithm
    Thipsuwanporn, Vittaya
    Numsamran, Arjin
    Leawsoong, Mongkol
    2012 12TH INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND SYSTEMS (ICCAS), 2012, : 798 - 802
  • [38] Error Detection and Fault Tolerance in ECSM Using Input Randomization
    Dominguez-Oviedo, Agustin
    Hasan, M. Anwar
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2009, 6 (03) : 175 - 187
  • [39] An Approximate Error-Detection Technique for Multi-Core Real-Time Systems
    Rodrigues, Gennaro S.
    Barros, Adria
    Lopes, Israel
    Pouget, Vincent
    Bosio, Alberto
    Kastensmidt, Fernanda L.
    2019 19TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2022, : 180 - 183
  • [40] Low Complexity Concurrent Error Detection for Complex Multiplication
    Pontarelli, Salvatore
    Reviriego, Pedro
    Bleakley, Chris J.
    Antonio Maestro, Juan
    IEEE TRANSACTIONS ON COMPUTERS, 2013, 62 (09) : 1899 - 1903