CONCURRENT ERROR-DETECTION AND FAULT LOCATION IN AN FFT ARCHITECTURE

被引:8
|
作者
LOMBARDI, F [1 ]
MUZIO, JC [1 ]
机构
[1] UNIV VICTORIA,DEPT COMP SCI,VICTORIA V8W 3P6,BC,CANADA
基金
加拿大自然科学与工程研究理事会; 美国国家科学基金会;
关键词
FAULT TOLERANCE; FFT; ERROR DETECTION; FAULT LOCATION; RECONFIGURATION;
D O I
10.1109/4.133159
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new approach for concurrent error detection in a homogeneous architecture for the computation of the complex N-point fast Fourier transform (FFT) in radix-2. The proposed approach is based on the relationship between cell computations. It is proved that 100% probability of detection is possible. Overhead issues for hardware and timing are addressed. It is proved that hardware overhead for concurrent error detection is 50% compared to a fault-intolerant complex two-point implementation. A modest time overhead is encountered for error detection and fault location. Error detection can be accommodated on-line and on a component basis (multiplier or adder/subtractor); full fault location is accomplished by a roving technique. The proposed technique can be efficiently accommodated in a homogeneous layout. A two-phase reconfiguration policy for the proposed architecture is presented. It is proved that switching and routing overhead is modest, while achieving a significant reliability improvement over previous approaches.
引用
收藏
页码:728 / 736
页数:9
相关论文
共 50 条
  • [11] Experimental evaluation of error-detection mechanisms
    Constantinescu, C
    IEEE TRANSACTIONS ON RELIABILITY, 2003, 52 (01) : 53 - 57
  • [12] Concurrent error detection, diagnosis, and fault tolerance for switched-capacitor filters
    Lee, KJ
    Kuo, CH
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 1998, 14 (04) : 863 - 890
  • [13] Language equations, maximality and error-detection
    Kari, L
    Konstantinidis, S
    JOURNAL OF COMPUTER AND SYSTEM SCIENCES, 2005, 70 (01) : 157 - 178
  • [14] A COMPARATIVE-STUDY OF ERROR-DETECTION IN DISCOURSE
    JARVELLA, RJ
    LUNDBERG, I
    KALLIOKOSKI, L
    READING AND WRITING, 1992, 4 (01) : 79 - 94
  • [15] High-Performance Architecture for Concurrent Error Detection for AES Processors
    Sugawara, Takeshi
    Homma, Naofumi
    Aoki, Takafumi
    Satoh, Akashi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (10) : 1971 - 1980
  • [16] GOOD ERROR-DETECTION CODES SATISFYING THE EXPURGATED BOUND
    HASHIMOTO, T
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1995, 41 (05) : 1347 - 1353
  • [17] Collaborative Facilitation through Error-Detection: A Classroom Experiment
    Gadgil, Soniya
    Nokes, Timothy J.
    COGNITION IN FLUX, 2010, : 2583 - 2588
  • [18] Educational Magic Tricks Based on Error-Detection Schemes
    Greenberg, Ronald, I
    ITICSE'17: PROCEEDINGS OF THE 2017 ACM CONFERENCE ON INNOVATION AND TECHNOLOGY IN COMPUTER SCIENCE EDUCATION, 2017, : 170 - 175
  • [19] HETA: Hybrid Error-Detection Technique Using Assertions
    Azambuja, Jose Rodrigo
    Altieri, Mauricio
    Becker, Juergen
    Kastensmidt, Fernanda Lima
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (04) : 2805 - 2812
  • [20] Unifying quantum verification and error-detection: theory and tools for optimisations
    Kapourniotis, Theodoros
    Kashefi, Elham
    Leichtle, Dominik
    Music, Luka
    Ollivier, Harold
    QUANTUM SCIENCE AND TECHNOLOGY, 2024, 9 (03):