DESIGN OF HIGH-SPEED, HIGH-DENSITY CNNS IN CMOS TECHNOLOGY

被引:15
|
作者
CRUZ, JM
CHUA, LO
机构
[1] Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, California
关键词
D O I
10.1002/cta.4490200509
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An analogue VLSI circuit architecture for the CMOS implementation of cellular neural networks (CNNs) is presented. It is based exclusively on the use of small capacitors and operational transconductance amplifiers operating in continuous time. Integrated circuit implementations of this architecture are very well suited for processing applications requiring large array size and high speed. We describe a systematic design approach for those circuits and present the design, fabrication and testing of two chips. These chips are used for connected component detection applications and are the first working integrated circuit implementation of a CNN. They contain 2000 transistors and have been fabricated using 2 mum CMOS technology. The density is 32 cells per square millimetre of silicon and the time constant of the processing is of the order of 10(-7) s. Experimental results of static and dynamic tests are given, including a complete image-processing example.
引用
收藏
页码:555 / 572
页数:18
相关论文
共 50 条
  • [1] BICMOS, A TECHNOLOGY FOR HIGH-SPEED HIGH-DENSITY ICS
    ZEHNER, B
    KLOSE, H
    FEIGE, D
    WIEDER, A
    SIEMENS FORSCHUNGS-UND ENTWICKLUNGSBERICHTE-SIEMENS RESEARCH AND DEVELOPMENT REPORTS, 1988, 17 (06): : 278 - 283
  • [2] BICMOS, a technology for high-speed/high-density ICs
    Zehner, Bernd
    Klose, Helmut
    Wieder, Armin
    Feige, Dieter
    Siemens Forschungs- und Entwicklungsberichte/Siemens Research and Development Reports, 1988, 17 (06): : 278 - 283
  • [3] BICMOS, A TECHNOLOGY FOR HIGH-SPEED HIGH-DENSITY ICS
    KLOSE, H
    ZEHNER, B
    WIEDER, A
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 304 - 309
  • [4] A high-density, matched hexagonal transistor structure in standard CMOS technology for high-speed applications
    Van den Bosch, A
    Steyaert, MSJ
    Sansen, W
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2000, 13 (02) : 167 - 172
  • [5] C2L - NEW HIGH-SPEED HIGH-DENSITY BULK CMOS TECHNOLOGY
    DINGWALL, AGF
    STRICKER, RE
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1977, 12 (04) : 344 - 349
  • [6] Design of high-density interconnects for high-speed transmission
    Fu, Wanlin
    Kimura, Makoto
    Okada, Kenichi
    Sakai, Jun
    Masu, Kazuya
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 352 - +
  • [7] GATED ISOLATION STRUCTURE FOR HIGH-DENSITY, HIGH-SPEED RADIATION-HARDENED BULK CMOS TECHNOLOGY
    CHEN, HH
    HSU, JJ
    LIANG, WC
    WANG, HY
    HUANG, FJ
    CHOU, TG
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1988, 135 (03) : C129 - C129
  • [8] The Electrical Design of High-speed and High-density ASIC Package
    Tao, Wenjun
    Li, Jun
    Zhou, Yunyan
    Wang, Qidong
    Cao, Liqiang
    Guidotti, Daniel
    Wan, Lixi
    2011 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY AND HIGH DENSITY PACKAGING (ICEPT-HDP), 2011, : 497 - 499
  • [9] THERMAL DESIGN FOR HIGH-SPEED HIGH-DENSITY MULTICHIP-MODULE
    HANDA, T
    IIDA, S
    UTSUNOMIYA, J
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1993, 16 (04): : 384 - 387
  • [10] New simultaneous switching noise analysis and modeling for high-speed and high-density CMOS IC package design
    Eo, Y
    Eisenstadt, WR
    Jeong, JY
    Kwon, OK
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 303 - 312