Power Consumption Models for Decimation FIR Filters in Multistandard Receivers

被引:2
作者
Grati, Khaled [1 ]
Khouja, Nadia [1 ]
Le Gal, Bertrand [2 ]
Ghazel, Adel [1 ]
机构
[1] Ecole Super Commun Tunis, Cirtacom Lab, Ariana 2083, Tunisia
[2] Univ Bordeaux 1, IMS Lab, F-33405 Talence, France
关键词
All Open Access; Hybrid Gold;
D O I
10.1155/2012/870546
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Decimation filters are widely used in communication-embedded systems. In fact, decimation filters are useful for implementing channel filtering or selection with low-computation complexity requirements. Many multistandard receiver designs that are required in ubiquitous embedded systems are based on a cascade of decimation filter processing. Filter number and implementation architectures have a significant impact on system performances, such as computation complexity, area, throughput, and power consumption. In this work, we present filter power consumption estimation models for FIR filters. Power consumption models were obtained from a large number of FIR filter syntheses using a direct form. Several curves that estimate power consumption were extracted from these synthesis results. Then, we have evaluated the impact of polyphase decomposition on power consumption of FIR filter and compared it with the direct form results. Some tips regarding power consumption were deduced for the polyphase implementation form. The aim of this work is to help a system designer to select an efficient implementation for FIR in terms of power consumption without having to implement and synthesize the different possible solutions. The proposed method is applied for STMicroelectronics libraries 90 nm and 65 nm low power then validated with a use case of multistandard receiver designing.
引用
收藏
页数:15
相关论文
共 8 条
  • [1] Efficient polyphase decomposition of comb decimation filters in ΣΔ analog-to-digital converters
    Aboushady, H
    Dumonteix, Y
    Louërat, MM
    Mehrez, H
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (10): : 898 - 903
  • [2] Design of sampling-based downconversion stage for multistandard RF subsampling receiver
    Barrak, Rim
    Ghazel, Adel
    Ghannouchi, Fadhel
    [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 577 - +
  • [3] ETSI, 1996, 0505 GSM ETSI
  • [4] On design and implementation of a decimation filter for multistandard wireless transceivers
    Ghazel, A
    Naviner, L
    Grati, K
    [J]. IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2002, 1 (04) : 558 - 562
  • [5] Lakshmanan, 2002, ICSE 2002. IEEE International Conference on Semiconductor Electronics. Proceedings (Cat. No.02EX604), P433, DOI 10.1109/SMELEC.2002.1217859
  • [6] Lee H, 2004, IEEE INT SOC CONF, P123
  • [7] Flexible analog front ends of reconfigurable radios based on sampling and reconstruction with internal filtering
    Poberezhskiy Y.S.
    Poberezhskiy G.Y.
    [J]. EURASIP Journal on Wireless Communications and Networking, 2005 (3) : 364 - 381
  • [8] Universal Mobile Telecommunication System (UMTS), 2002, TS101 UMTS FDD 3GPP