A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique

被引:2
|
作者
Fan Mingjun [1 ]
Ren Junyan [1 ,2 ]
Shu Guanghua [1 ]
Guo Yao [3 ]
Li Ning [1 ]
Ye Fan [1 ]
Xu Jun [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
[2] Fudan Univ, Micro Nanoelect Sci & Technol Innovat Platform, Shanghai 201203, Peoples R China
[3] MediaTek Inc, Beijing 100080, Peoples R China
基金
国家高技术研究发展计划(863计划);
关键词
analog-to-digital converter; opamp-sharing; RC matching; SHA-less; low-power;
D O I
10.1088/1674-4926/32/1/015002
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A 12-Bit 40-MS/s pipelined analog-to-digital converter ( ADC) incorporates a front-end RC constant matching technique and a set of front-end timing with different duty cycle that are beneficial for enhancing linearity in SHA-less architecture without tedious verification in back-end layout simulation. Employing SHA-less, opampsharing and low-power opamps for low dissipation and low cost, designed in 0.13-mu m CMOS technology, the prototype digitizes a 10.2-MHz input with 78.2-dB of spurious free dynamic range, 60.5-dB of signal-to-noiseand- distortion ratio, and -75.5-dB of total harmonic distortion (the first 5 harmonics included) while consuming 15.6-mW from a 1.2-V supply.
引用
收藏
页数:5
相关论文
共 26 条
  • [21] A 10-bit 100-MS/s Dual-Channel Pipelined ADC Using Dynamic Memory Effect Cancellation Technique
    Shin, Chang-Seob
    Ahn, Gil-Cho
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (05) : 274 - 278
  • [22] A 9-bit, 110-MS/s Pipelined-SAR ADC Using Time-Interleaved Technique with Shared Comparator
    Kim, Taehoon
    Kim, Sunkwon
    Woo, Jong-Kwan
    Lee, Hyongmin
    Kim, Suhwan
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 170 - 174
  • [23] A 510nW 12-bit 200kS/s SAR-Assisted SAR ADC Using a Re-Switching Technique
    Hu, Yao-Sheng
    Lin, Kai-Yue
    Chen, Hsin-Shu
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C238 - C239
  • [24] A 1.8-V 67-mW 10-bit 100-MS/s pipelined ADC using time-shifted CDS technique
    Li, JP
    Moon, UK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) : 1468 - 1476
  • [25] An Open-Source 1.44-MS/s 703-μW 12-bit Non-Binary SAR-ADC Using 448-aF Capacitors in 130-nm CMOS
    Moser, Manuel
    Fath, Patrick
    Zachl, Georg
    Pretl, Harald
    2023 AUSTROCHIP WORKSHOP ON MICROELECTRONICS, AUSTROCHIP, 2023, : 2 - 5
  • [26] Open-source design of integrated circuitsAn open-sourced 1.44-MS/s 703-μW 12-bit non-binary SAR-ADC using 448-aF capacitors in 130-nm CMOSEinsatz freier und quelloffener Software für den Entwurf integrierter SchaltungenEin quelloffener 1,44-MS/s 703-μW 12-bit nichtbinärer SAR-ADC mit 448-aF Kondensatoren in einem 130-nm CMOS-Prozess
    Patrick Fath
    Manuel Moser
    Georg Zachl
    Harald Pretl
    e+i Elektrotechnik und Informationstechnik, 2024, 141 (1): : 76 - 87