High speed RLC equivalent RC delay model for global VLSI interconnects

被引:0
|
作者
Sunil Jadav
Munish vashishath
Rajeevan Chandel
机构
[1] YMCAUST Faridabad,Electronics Engineering Department
[2] National Institute of Technology Hamirpur,Electronics and Communication Engineering Department
关键词
Elmore delay model; Sakurai delay model; Current mode;
D O I
暂无
中图分类号
学科分类号
摘要
Current-mode signaling significantly is known for increasing the bandwidth of on-chip interconnects and reduces the overall propagation delay. In this paper feature of current mode interconnects is exploited for investigating the performance of RLC equivalent ReffCT mathematical delay model of interconnects. This is due to a simple RC interconnects model which results a significant error in delay estimation. Due to this equivalency the non ideal effect of inductive behavior at high frequencies and scaled technologies can be suppressed. The dominance of inductance effect is optimized by Simulative Sweep Analysis Techniques (SSAT). Accuracy is verified by analytical and SPICE simulation results. The performance of delay model is further estimated for voltage and current mode interconnects. When test results are estimated with voltage and current mode systems, it is observed that the equivalent model is superior to the traditional Elmore and Sakurai delay model.
引用
收藏
页码:109 / 117
页数:8
相关论文
共 50 条
  • [21] An improved RC model for VLSI interconnects with applications to buffer insertion
    Al-Taee, Alaa R.
    Yuan, Fei
    Ye, Andy
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 79 (01) : 105 - 113
  • [22] An improved RC model for VLSI interconnects with applications to buffer insertion
    Alaa R. Al-Taee
    Fei Yuan
    Andy Ye
    Analog Integrated Circuits and Signal Processing, 2014, 79 : 105 - 113
  • [23] Optimization of high-speed VLSI interconnects: A review
    Zhang, QJ
    Wang, F
    Nakhla, M
    INTERNATIONAL JOURNAL OF MICROWAVE AND MILLIMETER-WAVE COMPUTER-AIDED ENGINEERING, 1997, 7 (01): : 83 - 107
  • [24] Analytical ramp delay model for distributed on-chip RLC interconnects
    Coulibaly, LM
    Kadim, HJ
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 457 - 460
  • [25] Peak Noise And Noise Width Modelling For RLC Global Interconnects in Deep Submicron VLSI Circuits
    Maheshwari, V.
    Khare, Kapil
    Mukherjee, Suvra
    Kar, R.
    Mandal, D.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 321 - 326
  • [26] Optimization of global interconnects in high performance VLSI circuits
    Tang, M
    Mao, JF
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 123 - 128
  • [27] STATISTICAL SIMULATION AND OPTIMIZATION OF HIGH-SPEED VLSI INTERCONNECTS
    ZHANG, QJ
    NAKHLA, MS
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1994, 5 (01) : 95 - 106
  • [28] Analysis of Crosstalk Delay and Area for MWNT and Bundled SWNT in Global VLSI Interconnects
    Majumder, Manoj Kumar
    Pandya, Nisarg D.
    Kaushik, B. K.
    Manhas, S. K.
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 291 - 297
  • [29] Analysis of Propagation Delay for Bundled SWCNT and Bundled MWCNT in Global VLSI Interconnects
    Majumder, Manoj Kumar
    2017 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2017, : 2145 - 2151
  • [30] Analysis of Propagation Delay in Mixed Carbon Nanotube Bundle as Global VLSI Interconnects
    Das, Pankaj Kumar
    Majumder, Manoj Kumar
    Kaushik, B. K.
    Dasgupta, S.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 118 - 121