A fast locked and low phase noise all-digital phase locked loop based on model predictive control

被引:0
作者
Mohamad Sayadi
Ebrahim Farshidi
机构
[1] Shahid Chamran University of Ahvaz,Department of Electrical Engineering
来源
Analog Integrated Circuits and Signal Processing | 2016年 / 88卷
关键词
Digital phase-locked loop; Digitally controlled oscillator (DCO); Time to digital converter (TDC); Model predictive controller (MPC);
D O I
暂无
中图分类号
学科分类号
摘要
An all-digital phase locked loop (ADPLL) taking new approach for design of the loop filter is presented. A feedback loop in the time domain by modeling the DCO and TDC as an appropriate model in the state-space form is proposed. Then, a model predictive control (MPC) method for designing loop filter in order to generate an optimal control signal is employed. The proposed loop filter can overcome latency issue that inevitably exists in most of digital systems. Furthermore, the proposed MPC loop filter achieves rapid transient response time and enables us to model other noise sources resulted from oscillator pulling and flicker noise which are common problems in many modern transceivers and the effects of which can be dramatically removed without degrading the overall phase noise performance. Simulation results confirm the capability of the proposed design and show it is significantly more robustness against these problems compared to conventional digital PLL.
引用
收藏
页码:401 / 414
页数:13
相关论文
共 50 条
  • [31] A 5 GHz 90-nm CMOS all digital phase-locked loop
    Ping Lu
    Henrik Sjöland
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 49 - 59
  • [32] A three-phase frequency adaptive digital phase locked loop for measurement, control, and protection in power systems
    Titnorabadi, H. Shokrollah
    Dawson, F. P.
    2007 POWER CONVERSION CONFERENCE - NAGOYA, VOLS 1-3, 2007, : 165 - +
  • [33] Control of grid-connected power for energy storage inverters based on digital phase-locked loop
    Sun, Qinfei
    Yang, Rengang
    Zhou, Xianfei
    Wang, Wencheng
    He, Enchao
    Hou, Yuanwen
    Nongye Gongcheng Xuebao/Transactions of the Chinese Society of Agricultural Engineering, 2013, 29 (SUPPL1): : 138 - 142
  • [34] Design of Frequency Modulated Receiver Using Digital Phase Locked Loop
    Yelne, Pranav N.
    Karule, Pradeep T.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 889 - 892
  • [35] Temperature Compensation for the Photoelastic Modulator with a Digital Phase-Locked Loop
    Wang, Yan-chao
    Zhao, Dong-e
    Wang, Zhi-bin
    Chen, You-hua
    2013 NINTH INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION (ICNC), 2013, : 1686 - 1690
  • [36] A 62.5-625-MHz anti-reset all-digital delay-locked loop
    Kao, Shao-Ku
    Chen, Bo-Jiun
    Liu, Shen-Luan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (07) : 566 - 570
  • [37] A Sub-Sampling Phase-Locked Loop with a TDC-Based Frequency-Locked Loop
    Hong, Yu-Meng
    Lin, Tsung-Hsien
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [38] A Digital Phase-Locked-Loop for Synchronization of Single-phase Sources with the Utility Grid
    Braatz, Luciano Almeida
    Schubert Severo, Sergio Luiz
    Perleberg Lerm, Andre Arthur
    Ciarelli, Wagner de Freitas
    2013 IEEE GRENOBLE POWERTECH (POWERTECH), 2013,
  • [39] On improving the performance of a dual sampler based analog input digital phase locked loop (DPLL)
    Physics Department, Burdwan University, Burdwan, India
    Aust. J. Electr. Electron. Eng., 2006, 1 (1-6): : 1 - 6
  • [40] All digital dividing ratio changeable type phase-locked loop with a wide lock-in range
    Yahara, M
    Sasaki, H
    Fujimoto, K
    Sasaki, H
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART I-COMMUNICATIONS, 2005, 88 (02): : 41 - 49