A fast locked and low phase noise all-digital phase locked loop based on model predictive control

被引:0
|
作者
Mohamad Sayadi
Ebrahim Farshidi
机构
[1] Shahid Chamran University of Ahvaz,Department of Electrical Engineering
来源
Analog Integrated Circuits and Signal Processing | 2016年 / 88卷
关键词
Digital phase-locked loop; Digitally controlled oscillator (DCO); Time to digital converter (TDC); Model predictive controller (MPC);
D O I
暂无
中图分类号
学科分类号
摘要
An all-digital phase locked loop (ADPLL) taking new approach for design of the loop filter is presented. A feedback loop in the time domain by modeling the DCO and TDC as an appropriate model in the state-space form is proposed. Then, a model predictive control (MPC) method for designing loop filter in order to generate an optimal control signal is employed. The proposed loop filter can overcome latency issue that inevitably exists in most of digital systems. Furthermore, the proposed MPC loop filter achieves rapid transient response time and enables us to model other noise sources resulted from oscillator pulling and flicker noise which are common problems in many modern transceivers and the effects of which can be dramatically removed without degrading the overall phase noise performance. Simulation results confirm the capability of the proposed design and show it is significantly more robustness against these problems compared to conventional digital PLL.
引用
收藏
页码:401 / 414
页数:13
相关论文
共 50 条
  • [21] Direct Digital Synthesis-Based All-Digital Phase-Locked Loop
    Vezant, Benoit
    Mansuy, Cedric
    Bui, Hung Tien
    Boyer, Francois-Raymond
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 49 - +
  • [22] Algorithms Based on All-Digital Phase-Locked Loop for Fast-locking and spur Free
    Xu, Wei
    Li, Wei
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [23] A LOW POWER TIME-TO-DIGITAL CONVERTER FOR ALL-DIGITAL PHASE-LOCKED LOOP
    Yu Guangming Wang YuYang Huazhong (Department of Electronic Engineering
    Journal of Electronics(China), 2011, 28 (03) : 402 - 408
  • [24] A new all-digital phase-locked loop with high precision and low jitter
    Chow, Hwang-Cherng
    Su, Chung-Hsin
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2008, 95 (12) : 1241 - 1249
  • [25] A Fast-Locking All-Digital Phase-Locked Loop With Dynamic Loop Bandwidth Adjustment
    Lin, Jung-Mao
    Yang, Ching-Yuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) : 2411 - 2422
  • [26] A high precision all-digital phase-locked loop with low power and low jitter
    Chow, Hwang-Cherng
    Su, Chung-Hsin
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2006, : 47 - +
  • [27] SECOND-ORDER ALL-DIGITAL PHASE-LOCKED LOOP
    HOLMES, JK
    TEGNELIA, CR
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1974, CO22 (01) : 62 - 68
  • [28] Design scheme for an all-digital phase locked loop with a high performance
    Qu B.
    Cheng T.
    Yu D.
    Li Z.
    Zhou W.
    Li S.
    Liu L.
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2019, 46 (01): : 112 - 116
  • [29] Design and Emulation of All-Digital Phase-Locked Loop on FPGA
    Radhapuram, Saichandrateja
    Yoshihara, Takuya
    Matsuoka, Toshimasa
    ELECTRONICS, 2019, 8 (11)
  • [30] The Implementation of An Adaptive Bandwidth All-Digital Phase-Locked Loop
    Chen, Chen-Feng
    Chau, Yawgeng A.
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 1182 - 1185