Novel electrical characterization for advanced CMOS gate dielectrics

被引:0
|
作者
T. P. Ma
机构
[1] Yale University,Department of Electrical Engineering
来源
Science in China Series F: Information Sciences | 2008年 / 51卷
关键词
MOS device; gate dielectrics; electrical characterization; IETS; PASHEI;
D O I
暂无
中图分类号
学科分类号
摘要
This paper reviews the following electrical characterization techniques for measuring the microscopic bonding structures, impurities, and electrically active defects in advanced CMOS gate stacks: 1) inelastic electron tunneling spectroscopy (IETS), 2) lateral profiling of threshold voltages, interface-trap density, and oxide charge density distributions along the channel of an MOSFET, and 3) pulse agitated substrate hot electron injection (PASHEI) technique for measuring trapping effects in the gate dielectric at low and modest gate voltages.
引用
收藏
页码:774 / 779
页数:5
相关论文
共 50 条
  • [1] Novel electrical characterization for advanced CMOS gate dielectrics
    T. P. MA
    ScienceinChina(SeriesF:InformationSciences), 2008, (06) : 774 - 779
  • [2] Novel electrical characterization for advanced CMOS gate dielectrics
    Ma, T. P.
    SCIENCE IN CHINA SERIES F-INFORMATION SCIENCES, 2008, 51 (06): : 774 - 779
  • [3] Electrical characterization of high-k gate dielectrics on semiconductors
    Ma, T. P.
    APPLIED SURFACE SCIENCE, 2008, 255 (03) : 672 - 675
  • [4] The electrical and material characterization of hafnium oxynitride gate dielectrics with TaN-Gate electrode
    Kang, CS
    Cho, HJ
    Choi, R
    Kim, YH
    Kang, CY
    Rhee, SJ
    Choi, CW
    Akbar, MS
    Lee, JC
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (02) : 220 - 227
  • [5] Design of Higher-k and More Stable Rare Earth Oxides as Gate Dielectrics for Advanced CMOS Devices
    Zhao, Yi
    MATERIALS, 2012, 5 (08) : 1413 - 1438
  • [6] Novel gate dielectrics for nanoscale semiconductor devices
    Bose, DN
    Pal, S
    Ray, SK
    Chakraborty, BR
    INDIAN JOURNAL OF PHYSICS AND PROCEEDINGS OF THE INDIAN ASSOCIATION FOR THE CULTIVATION OF SCIENCE-PART A, 2004, 78A (01): : 35 - 39
  • [7] On the scaling of subnanometer EOT gate dielectrics for ultimate nano CMOS technology
    Wong, Hei
    Iwai, Hiroshi
    MICROELECTRONIC ENGINEERING, 2015, 138 : 57 - 76
  • [8] Structural and Electrical Characterization of SiO2 Gate Dielectrics Deposited from Solutions at Moderate Temperatures in Air
    Esro, Mazran
    Kolosov, Oleg
    Jones, Peter J.
    Milne, William I.
    Adamopoulos, George
    ACS APPLIED MATERIALS & INTERFACES, 2017, 9 (01) : 529 - 536
  • [9] Atomistic origin of high-quality "novel SiON gate dielectrics"
    Yamaguchi, Keita
    Otake, Akira
    Kobayashi, Kenji
    Shiraishi, Kenji
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1680 - 1682
  • [10] Structural and electrical properties of thin Ho2O3 gate dielectrics
    Pan, Tung-Ming
    Chang, Wei-Tsung
    Chiu, Fu-Chien
    THIN SOLID FILMS, 2010, 519 (02) : 923 - 927