Xetal-II: A Low-Power Massively-Parallel Processor for Video Scene Analysis

被引:0
作者
Anteneh A. Abbo
Richard P. Kleihorst
Ben Schueler
机构
[1] Philips Research Europe,
[2] NXP Semiconductors Research,undefined
来源
Journal of Signal Processing Systems | 2011年 / 62卷
关键词
Low-power VLSI; Parallel processing; SIMD; Video scene analysis; Processor tile; Smart cameras;
D O I
暂无
中图分类号
学科分类号
摘要
A processor architecture combining high-performance and low-power is presented. A prototype chip, Xetal-II, has been realized in 90 nm CMOS technology based on the proposed architecture. Recent experimental results show a compute performance of up to 140 GOPS at 785 mW when operating at 110 MHz. The main architectural feature that allows high computational efficiency is the massively-parallel single-instruction multiple-data (MP-SIMD) compute paradigm. Due to the high data-level parallelism, applications like video scene analysis can efficiently exploit the proposed architecture. The chip has an internal 16-bit datapath and 10 Mbit of on-chip video memory facilitating energy efficient implementation of video processing kernels.
引用
收藏
页码:17 / 27
页数:10
相关论文
共 7 条
[1]  
Lowe D.G.(2004)Distinctive image features from scale-invariant keypoints International Journal of Computer Vision 60 91-110
[2]  
Chen T.(2007)Cell broadband engine architecture and its first implementation. A performance view IBM Journal of Research and Development 51 559-572
[3]  
Raghavan R.(2008)Xetal-II: A 107GOPS, 600mW massively parallel processor for video scene analysis IEEE Journal of Solid State Circuits 43 192-201
[4]  
Dale J.N.(1989)Scans as primitive parallel operations IEEE Transaction on Computers 38 1526-1538
[5]  
Iwata E.(undefined)undefined undefined undefined undefined-undefined
[6]  
Abbo A.A.(undefined)undefined undefined undefined undefined-undefined
[7]  
Blelloch G.E.(undefined)undefined undefined undefined undefined-undefined