A novel reversible gate and optimised implementation of half adder, subtractor and 2-bit multiplier

被引:0
作者
Siddhesh Soyane
Ajay Kumar Kushwaha
Dhiraj Manohar Dhane
机构
[1] Bharati Vidyapeeth (Deemed to be University) College of Engineering,
来源
Analog Integrated Circuits and Signal Processing | 2024年 / 118卷
关键词
Reversible gates; Multiplier; Quantum cellular automata (QCA);
D O I
暂无
中图分类号
学科分类号
摘要
The paper proposes a novel 3 × 3 reversible gate which has varied functionality for logical and arithmetic operations. The advancements in VLSI demand higher operational speed and less time delay, which leads to increased complexity and more power dissipation in the design. The continuous evolution of DSP applications demands improvisation on the multiplier design that is faster and more power efficient. Reversible logic is an efficient solution to the above problems. In the paper, a basic 2 × 2 multiplier, the proposed novel gate, and its enhanced capability for implementing half adder-subtractor over existing basic reversible gates are discussed. The proposed designs were implemented on QCA Designer.
引用
收藏
页码:171 / 186
页数:15
相关论文
共 79 条
[1]  
Landauer R(1961)Irreversibility and heat generation in the computational process IBM Journal of Research and Development 5 183-191
[2]  
Saranya K(2021)A low area FPGA implementation of reversible gate encryption with heterogeneous key generation Circuits System and Signal Processing 40 3836-3865
[3]  
Vijeyakumar K(2021)High speed Power efficient Vedic arithmetic modules on Zedboard-Zynq-7000 FPGA International Journal of Circuit Theory and Applications 39 5148-5168
[4]  
Sujitha S(2022)VHDL implementation of 16x16 multiplier using pipelined 16x8 modified Radix-4 booth multiplier International Journal of Electronics 4 25-29
[5]  
Kalith B(2020)Novel optimum parity-preserving reversible multiplier circuits Circuits System and Signal Processing 40 1743-1761
[6]  
Radwa MT(2017)Realisation of Vedic Sutras for multiplication in Verilog SSRG International Journal of VLSI and Signal Processing 14 1160-1166
[7]  
Marwa AE(2021)A novel Circuits, System, and Signal Processing 101 300-307
[8]  
PourAliAkbar E(2020)-decimal reversible radix binary-coded decimal multiplier using radix encoding scheme IET Circuits Devices System 102 501-506
[9]  
Navi K(2014)Fast signed multiplier using Vedic Nikhilam algorithm International Journal of Electronics 102 433-443
[10]  
Haghparast M(2020)High speed multiplier using Nikhilam Sutra algorithm of Vedic mathematics Analog Integrated Circuit and Signal Processing 6 5671-5681