General Design for Test Guidelines for RF IC

被引:0
作者
Qi Fan
机构
[1] Qualcomm,
来源
Journal of Electronic Testing | 2010年 / 26卷
关键词
DFT guidelines; BIST; RF IC;
D O I
暂无
中图分类号
学科分类号
摘要
While the cost of silicon drops over years, the IC test cost basically stays flat. Hence, the percentage of the test cost in the overall chip cost increases significantly. For the total test cost, the RF test cost is a major contributor due to its tester requirement as well as the complexity of the RF parametric and functional tests. Design for Test (DFT) is a natural step to take to reduce the overall testing cost when the cost of the silicon to implement many Built-In Self Test (BIST) is virtually negligible. This article presents general guidelines for the RF IC, especially for the System on Chip (SoC) and System in Package (SiP) parts. It discusses the specific guidelines for DFT in order to reduce the RF test cost while still keeping acceptable test quality for both RF parameters and functionalities.
引用
收藏
页码:7 / 12
页数:5
相关论文
共 50 条
  • [41] Swarm Intelligence Optimization Techniques for an Optimal RF Integrated Spiral Inductor Design
    Abi, Soufiane
    Bouyghf, Hamid
    Benhala, Bachir
    Raihani, Abdelhadi
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, CONTROL, OPTIMIZATION AND COMPUTER SCIENCE (ICECOCS), 2018,
  • [42] Design of highly integrated RF chip-sets for GSM cellular handsets
    Zhang, A
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 806 - 810
  • [43] DFT for Extremely Low Cost Test of Mixed Signal SOCs with Integrated RF and Power Management
    Mittal, Rajesh
    Balasubramanian, Lakshmanan
    Sontakke, Adesh
    Parthasarthy, Harikrishna
    Narayanan, Prakash
    Sabbarwal, Puneet
    Parekhji, Rubin A.
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [44] Integrating Design-for-Test Techniques for On-Line Test of System-on-Chip
    Wang Ying
    Fan Xinnan
    PROCEEDINGS OF THE THIRD INTERNATIONAL SYMPOSIUM ON TEST AUTOMATION & INSTRUMENTATION, VOLS 1 - 4, 2010, : 31 - 34
  • [45] A Series/Shunt Switching Type Sample and Hold. CMOS IC for 1 GHz-Band Direct RF Under Sampling Reception
    Koizumi, Tomokazu
    Motoyoshi, Mizuki
    Banda, Daliso
    Wada, Osamu
    Kameda, Suguru
    Suematsu, Noriharu
    Takagi, Tadashi
    Tsubouchi, Kazuo
    2014 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), 2014, : 426 - 428
  • [46] A reliability-aware RF power amplifier design for CMOS radio chip integration
    Ruberto, Mark
    Degani, Ofir
    Wail, Shay
    Tendler, Alex
    Fridman, Amir
    Goltman, Germady
    2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 536 - 540
  • [47] Design of 2.1GHz RF CMOS Power Amplifier for 3G
    Yu, Fada
    Li, Enling
    Xue, Ying
    Wang, Xue
    Yuan, Yongxia
    NSWCTC 2009: INTERNATIONAL CONFERENCE ON NETWORKS SECURITY, WIRELESS COMMUNICATIONS AND TRUSTED COMPUTING, VOL 2, PROCEEDINGS, 2009, : 741 - 743
  • [48] Systematic Approach for Trim Test Time Optimization: Case Study on a Multi-core RF SOC
    Mittal, Rajesh
    Kawoosa, Mudasir
    Parekhji, Rubin A.
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [49] Digital Embedded Test Instrument for On-Chip Phase Noise Testing of Analog/RF Integrated Circuits
    Azais, Florence
    David-Grignot, Stephane
    Latorre, Laurent
    Lefevre, Francois
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (03)
  • [50] An All-Digital Built-In Self-Test Technique for Transfer Function Characterization of RF PLLs
    Wang, Ping-Ying
    Chang, Hsiu-Ming
    Cheng, Kwang-Ting
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 359 - 364