General Design for Test Guidelines for RF IC

被引:0
作者
Qi Fan
机构
[1] Qualcomm,
来源
Journal of Electronic Testing | 2010年 / 26卷
关键词
DFT guidelines; BIST; RF IC;
D O I
暂无
中图分类号
学科分类号
摘要
While the cost of silicon drops over years, the IC test cost basically stays flat. Hence, the percentage of the test cost in the overall chip cost increases significantly. For the total test cost, the RF test cost is a major contributor due to its tester requirement as well as the complexity of the RF parametric and functional tests. Design for Test (DFT) is a natural step to take to reduce the overall testing cost when the cost of the silicon to implement many Built-In Self Test (BIST) is virtually negligible. This article presents general guidelines for the RF IC, especially for the System on Chip (SoC) and System in Package (SiP) parts. It discusses the specific guidelines for DFT in order to reduce the RF test cost while still keeping acceptable test quality for both RF parameters and functionalities.
引用
收藏
页码:7 / 12
页数:5
相关论文
共 50 条
  • [21] ON THE DESIGN AND OPTIMIZATION OF CMOS ACTIVE INDUCTOR FOR RF APPLICATIONS
    Abdo, Emad A.
    Younis, Ahmad T.
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2020, 15 (03): : 1921 - 1933
  • [22] An incremental fullwave EM simulator for RF and microwave design
    Ling, Feng
    Harris, Warren
    Wang, Xuejin
    Dengi, E. Aykut
    2007 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS 1-6, 2007, : 289 - 292
  • [23] EMC immunity test for capacitive shunt RF-MEMS switch
    Jmai, Bassem
    Rajhi, Adnen
    Gharsallah, Ali
    2015 16TH INTERNATIONAL CONFERENCE ON SCIENCES AND TECHNIQUES OF AUTOMATIC CONTROL AND COMPUTER ENGINEERING (STA), 2015, : 152 - 157
  • [24] A 28 GHz-band Direct RF Undersampling S/H CMOS IC with 40 dB SNR
    Yoshino, Nagahiro
    Norishima, Keita
    Motoyoshi, Mizuki
    Kameda, Suguru
    Suematsu, Noriharu
    2018 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2018, : 19 - 21
  • [25] Test measures evaluation for VCO and charge pump blocks in RF PLLs
    Asquini, Anna
    Carbonero, Jean-Louis
    Mir, Salvador
    VLSI CIRCUITS AND SYSTEMS III, 2007, 6590
  • [26] High SNR CMOS S/H IC for Multi-Carrier Direct RF Under Sampling Receiver
    Motoyoshi, Mizuki
    Koizumi, Tomokazu
    Maehata, Takashi
    Kameda, Suguru
    Suematsu, Noriharu
    2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,
  • [27] Silicon Based MM Wave IC Design for 60 GHz and Beyond
    Ma, Kaixue
    Meng, Fanyi
    Mou, Shouxian
    Yeo, Kiat Seng
    2017 10TH UK-EUROPE-CHINA WORKSHOP ON MILLIMETRE WAVES AND TERAHERTZ TECHNOLOGIES (UCMMT), 2017,
  • [28] A Ku-Band Series/Shunt Switching Type S/H IC for Direct RF Under Sampling Reception
    Koizumi, Tomokazu
    Motoyoshi, Mizuki
    Banda, Daliso
    Wada, Osamu
    Kameda, Suguru
    Suematsu, Noriharu
    Takagi, Tadashi
    Tsubouchi, Kazuo
    2015 45TH EUROPEAN MICROWAVE CONFERENCE (EUMC), 2015, : 897 - 900
  • [29] Scan latch design for delay test
    Savir, J
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 446 - 453
  • [30] 3D-IC Test Architecture for TSVs with Different Impact Ranges of Crosstalk Faults
    Hsu, Wen-Hsuan
    Kochte, Michael A.
    Lee, Kuen-Jong
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,