Power Reduction Technique in Coefficient Multiplications Through Multiplier Characterization

被引:0
作者
Sangjin Hong
Shu-Shin Chin
Suhwan Kim
Wei Hwang
机构
[1] Stony Brook University-SUNY,Department of Electrical and Computer Engineering
[2] IBM Thomas J. Watson Research Center,Department of Low Power Circuit Technology
来源
Journal of VLSI signal processing systems for signal, image and video technology | 2004年 / 38卷
关键词
low-power multiplier; coefficient optimization; power modeling; power weight factor;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a multiplier power reduction technique for low-power DSP applications through utilization of coefficient optimization. The optimization is implementation dependent in that the multipliers are assumed to be designed in either ASIC or full-custom architectures for general purpose multiplication. The paper first describes a model characterizing the power consumption of the multiplier. Then the coefficient optimized made based on this model. This methodology is applicable to multiplications requiring a large set of coefficients and random data sets. We can accurately estimate the actual power dissipation of the multipliers using the characterization technique. The coefficient optimization based on the power model can save as much as 34.02%.
引用
收藏
页码:101 / 113
页数:12
相关论文
共 1 条
[1]  
Samueli H.(1989)An Improved Search Algorithm for the Design of Multiplierless FIR Filters with Powers-of-Two Coefficients IEEE Transactions on Circuits and Systems 36 1044-1047