Core-shell homojunction silicon vertical nanowire tunneling field-effect transistors

被引:0
作者
Jun-Sik Yoon
Kihyun Kim
Chang-Ki Baek
机构
[1] Pohang University of Science and Technology,Department of Creative IT Engineering and Future IT Innovation Lab
[2] Pohang University of Science and Technology,Department of Electrical Engineering
来源
Scientific Reports | / 7卷
关键词
D O I
暂无
中图分类号
学科分类号
摘要
We propose three-terminal core-shell (CS) silicon vertical nanowire tunneling field-effect transistors (TFETs), which can be fabricated by conventional CMOS technology. CS TFETs show lower subthreshold swing (SS) and higher on-state current than conventional TFETs through their high surface-to-volume ratio, which increases carrier-tunneling region with no additional device area. The on-state current can be enhanced by increasing the nanowire height, decreasing equivalent oxide thickness (EOT) or creating a nanowire array. The off-state current is also manageable for power saving through selective epitaxial growth at the top-side nanowire region. CS TFETs with an EOT of 0.8 nm and an aspect ratio of 20 for the core nanowire region provide the largest drain current ranges with point SS values below 60 mV/dec and superior on/off current ratio under all operation voltages of 0.5, 0.7, and 1.0 V. These devices are promising for low-power applications at low fabrication cost and high device density.
引用
收藏
相关论文
共 82 条
[1]  
Appenzeller J(2004)Band-to-band tunneling in carbon nanotube field-effect transistors Phys. Rev. Lett. 93 196805-337
[2]  
Lin Y-M(2011)Tunnel field-effect transistors as energy-efficient electronic switches Nat. Rev 479 329-756
[3]  
Knoch J(2009)Demonstration of tunneling FETs based on highly scalable vertical silicon nanowires IEEE Electron Device Lett 30 754-96
[4]  
Avouris Ph(2013)Improved subthreshold and output characteristics of source-pocket Si tunnel FET by the application of laser annealing IEEE Trans. Electron Devices 60 92-1506
[5]  
Ionescu AM(2011)CMOS-compatible vertical-silicon-nanowire gate-all-around p-type tunneling FETs with ≤50-mV/decade subthreshold swing IEEE Electron Device Lett 32 1504-1484
[6]  
Riel H(2013)Performance enhancement of nanowire tunnel field-effect transistor with asymmetry-gate based on different screening length IEEE Electron Device Lett 34 1482-728
[7]  
Chen ZX(2014)Tunneling field-effect transistor with Si/SiGe material for high current drivability Jpn. J. Appl. Phys. 53 06JE12-1039
[8]  
Chang H-Y(2013)Tunneling and occupancy probabilities: how do they affect tunnel-FET behavior? IEEE Electron Device Lett 34 726-552
[9]  
Adams B(2013)High-performance silicon nanotube tunneling FET for ultralow-power logic applications IEEE Trans. Electron Devices 60 1034-2110
[10]  
Chien P-Y(2015)InAs/Si hetero-junction nanotube tunnel transistors Nat. Sci. Rep 5 9843-2277