Dual-channel trench LDMOS on SOI for RF power amplifier applications

被引:0
|
作者
Mayank Punetha
Yashvir Singh
机构
[1] G. B. Pant Engineering College,Department of Electronics & Communication Engineering
来源
关键词
RF LDMOS; Dual-channel; Trench-gate; Breakdown voltage; Cut-off frequency;
D O I
暂无
中图分类号
学科分类号
摘要
An integrable RF dual-channel trench LDMOS (DCT-LDMOS) structure is proposed on SOI by incorporating trenches in the drift region. The gate electrode of DCT-LDMOS is placed vertically in a trench at the centre of structure thus forming two channels in p-base region which carry drain current in parallel. Other two identical trenches filled with oxide are symmetrically located on both sides of p-base to enhance reduced-surface-field effect in the device. The electric field modulation by the trenches together with dual-channel leads to significant improvement in DC and RF performance of the proposed device. The performance of DCT-LDMOS is evaluated and compared with that of the conventional LDMOS using 2-D simulations. The proposed structure exhibits 1.47 times increase in breakdown voltage, 25 % reduction in on-resistance, 2.4 times higher output current, and 2 times improvement in peak transconductance when compared to the conventional device for identical device area. Furthermore, the DCT-LDMOS achieves 45 % higher cut-off frequency and 14 % improvement in maximum oscillation frequency over the conventional counterpart.
引用
收藏
页码:639 / 645
页数:6
相关论文
共 50 条
  • [21] New Trench gate LDMOS for low power applications
    Xu, Dawei
    Cheng, Xinhong
    Wang, Zhongjian
    Shen, Linyan
    Xia, Chao
    Cao, Duo
    Zheng, Li
    Yu, Yuehui
    2014 20TH INTERNATIONAL CONFERENCE ON ION IMPLANTATION TECHNOLOGY (IIT 2014), 2014,
  • [22] A 3.2-3.6GHz SOI-LDMOS Dual-Input Doherty Power Amplifier
    Boutayeb, Saad
    Serhan, Ayssar
    Reynier, Pascal
    Parat, Damien
    Divay, Alexis
    Arnould, Jean-Daniel
    Lauga-Larroze, Estelle
    Giry, Alexandre
    2019 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2019,
  • [23] A Dual-Mode Multi-Band Second Harmonic Controlled SOI LDMOS Power Amplifier
    Kim, Kichul
    Lee, Dong-Ho
    Hong, Songcheol
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (07) : 466 - 468
  • [24] Highly Linear SOI LDMOS Power Amplifier with Combinated Cascode Structure
    Jeong, Gwanghyeon
    Joo, Taehwan
    Hong, Songcheol
    2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,
  • [25] A Novel Dual-Channel SOI LIGBT with Improved Reliability
    Zhang, Shifeng
    Han, Yan
    Ding, Koubao
    Zhang, Bin
    Zhang, Wei
    Wu, Huanting
    2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [26] Design Technique of Broadband LDMOS Cascaded RF Power Amplifier
    Vijayakumaran, Lokesh Anand
    Aridas, Narendra Kumar
    2016 IEEE INDUSTRIAL ELECTRONICS AND APPLICATIONS CONFERENCE (IEACON), 2016, : 375 - 377
  • [27] Thin-film silicon-on-sapphire LDMOS structures for RF power amplifier applications
    Roig, J
    Flores, D
    Hidalgo, S
    Rebollo, J
    Millan, J
    MICROELECTRONICS JOURNAL, 2004, 35 (03) : 291 - 297
  • [28] Device Design of Step Field Plate RF LDMOS Transistor for Improved Power Amplifier Applications
    Patel, Rutu
    Maheshwari, Om
    Mohapatra, Nihar R.
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 250 - 252
  • [29] Channel Engineering of SOI MOSFETs for RF Applications
    Chen, C. L.
    Knecht, J. M.
    Kedzierski, J.
    Chen, C. K.
    Gouker, P. M.
    Yost, D-R
    Healey, P.
    Wyatt, P. W.
    Keast, C. L.
    2009 IEEE INTERNATIONAL SOI CONFERENCE, 2009, : 88 - 89
  • [30] A short-channel SOI RF power LDMOS technology with TiSi2 salicide on dual sidewalls with cutoff frequency fT ∼19.3 GHz
    Yang, Rong
    Li, J. F.
    Qian, H.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    IEEE ELECTRON DEVICE LETTERS, 2006, 27 (11) : 917 - 919