A 5 GHz 90-nm CMOS all digital phase-locked loop

被引:0
|
作者
Ping Lu
Henrik Sjöland
机构
[1] Lund University,Electrical and Information Technology
来源
Analog Integrated Circuits and Signal Processing | 2011年 / 66卷
关键词
All Digital Phase-Locked Loop (ADPLL); Time-to-Digital Converter (TDC); Phase Locked Loop (PLL); Digitally Controlled Oscillator (DCO); RF; CMOS;
D O I
暂无
中图分类号
学科分类号
摘要
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a phase-frequency detector (PFD) connected to two time-to-digital converters (TDC). To save power the TDCs use delay line cells with uneven delay time. During frequency acquisition an automatic tuning bank controller selects active bank of the digitally controlled oscillator (DCO), which features three separate tuning banks for both high resolution and wide frequency tuning range. To further increase the resolution a high-speed delta-sigma modulator is also used, modulating the DCO fine tuning word. The PLL achieves a measured phase noise of −125 dBc/Hz at 1 MHz offset from a divided-by-2 carrier frequency of 2.58 GHz. The core area is 0.33 mm2 and the current consumption is 30 mA from a 1.2 V supply.
引用
收藏
页码:49 / 59
页数:10
相关论文
共 50 条
  • [41] A 2.2-2.4 GHz Self-aligned Sub-harmonically Injection-locked Phase-locked Loop using 65 nm CMOS Process
    Yeh, Yen-Liang
    Lu, Cheng-Han
    Li, Meng-Han
    Chang, Hong-Yeh
    Chen, Kevin
    2014 9TH EUROPEAN MICROWAVE INTEGRATED CIRCUIT CONFERENCE (EUMIC), 2014, : 269 - 272
  • [42] All-digital RF phase-locked loops exploiting phase prediction
    Zhuang, J. (jingchengzhuang@ieee.org), 1600, Information Processing Society of Japan (07): : 2 - 15
  • [43] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop
    Akram, Muhammad Abrar
    Kim, Kyeong-Woo
    Bae, Jin-Hee
    Hwang, In-Chul
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (03) : 641 - 649
  • [44] 90-nm CMOS for microwave power applications
    Ferndahl, M
    Vickes, HO
    Zirath, H
    Angelov, I
    Ingvarson, F
    Litwin, A
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2003, 13 (12) : 523 - 525
  • [45] Low-Power, All Digital Phase-Locked Loop with a Wide-Range, High Resolution TDC
    Pu, YoungGun
    Park, Ansoo
    Park, Joon-Sung
    Lee, Kang-Yoon
    ETRI JOURNAL, 2011, 33 (03) : 366 - 373
  • [46] A PVT Tolerant 10 to 500 MHz All-Digital Phase-Locked Loop With Coupled TDC and DCO
    Liu, Wei
    Li, Wei
    Ren, Peng
    Lin, Chinglong
    Zhang, Shengdong
    Wang, Yangyuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (02) : 314 - 321
  • [47] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop
    Muhammad Abrar Akram
    Kyeong-Woo Kim
    Jin-Hee Bae
    In-Chul Hwang
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 641 - 649
  • [48] A 60-GHz Digital Sub-Sampling Integer-N Phase-Locked Loop
    Rong, Chao
    Mondal, Susnata
    Carley, L. Richard
    Paramesh, Jeyanandh
    PROCEEDINGS OF THE 2020 IEEE TEXAS SYMPOSIUM ON WIRELESS AND MICROWAVE CIRCUITS AND SYSTEMS (WMCS), 2020,
  • [49] A 104-GHz Phase-Locked Loop Using a VCO at Second Pole Frequency
    Tsai, Kun-Hung
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (01) : 80 - 88
  • [50] An 18.7mW 10-GHz Phase-Locked Loop Circuit in 0.13-μm CMOS
    Tseng, I-Wei
    Wu, Jen-Ming
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 227 - 230