A 5 GHz 90-nm CMOS all digital phase-locked loop

被引:0
|
作者
Ping Lu
Henrik Sjöland
机构
[1] Lund University,Electrical and Information Technology
来源
Analog Integrated Circuits and Signal Processing | 2011年 / 66卷
关键词
All Digital Phase-Locked Loop (ADPLL); Time-to-Digital Converter (TDC); Phase Locked Loop (PLL); Digitally Controlled Oscillator (DCO); RF; CMOS;
D O I
暂无
中图分类号
学科分类号
摘要
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a phase-frequency detector (PFD) connected to two time-to-digital converters (TDC). To save power the TDCs use delay line cells with uneven delay time. During frequency acquisition an automatic tuning bank controller selects active bank of the digitally controlled oscillator (DCO), which features three separate tuning banks for both high resolution and wide frequency tuning range. To further increase the resolution a high-speed delta-sigma modulator is also used, modulating the DCO fine tuning word. The PLL achieves a measured phase noise of −125 dBc/Hz at 1 MHz offset from a divided-by-2 carrier frequency of 2.58 GHz. The core area is 0.33 mm2 and the current consumption is 30 mA from a 1.2 V supply.
引用
收藏
页码:49 / 59
页数:10
相关论文
共 50 条
  • [21] The Implementation of An Adaptive Bandwidth All-Digital Phase-Locked Loop
    Chen, Chen-Feng
    Chau, Yawgeng A.
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 1182 - 1185
  • [22] High Performance CMOS Charge Pumps for Phase-locked Loop
    Rahman, Labonnah Farzana
    Ariffin, NurHazliza Bt
    Reaz, Mamun Bin Ibne
    Marufuzzaman, Mohammad
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2015, 16 (05) : 241 - 249
  • [23] A 21-GHz 8-modulus prescaler and a 20-GHz phase-locked loop fabricated in 130-nm CMOS
    Ding, Yanping
    O, Kenneth K.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (06) : 1240 - 1249
  • [24] A 28-GHz Variable Gain Amplifier with Low Phase Variation in 90-nm CMOS
    Kuo, Chien-Nan
    Chou, Ting-Yi
    2020 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2020, : 157 - 159
  • [25] 60-GHz Integrated Transmitter Development in 90-nm CMOS
    Dawn, Debasis
    Sen, Padmanava
    Sarkar, Saikat
    Perumana, Bevin
    Pinel, Stephane
    Laskar, Joy
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2009, 57 (10) : 2354 - 2367
  • [26] DIGITAL CONTROLLED OSCILLATOR (DCO) FOR ALL DIGITAL PHASE-LOCKED LOOP (ADPLL) - A REVIEW
    Choong, Florence
    Reaz, Mamun Ibne
    Kamaruzzaman, Mohamad Ibrahim
    Badal, Md. Torikul Islam
    Farayez, Araf
    Crespo, Maria Liz
    Cicuttin, Andres
    JURNAL TEKNOLOGI, 2020, 82 (01): : 29 - 40
  • [27] A 5 GHz fully-integrated low-power phase-locked loop using 0.18-m CMOS technology
    Tsai, Jeng-Han
    Huang, Chuan-Jung
    Hsieh, Tse-Yi
    Huang, Shao-Wei
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2016, 58 (07) : 1534 - 1537
  • [28] Two 122-GHz Phase-Locked Loops in 65-nm CMOS Technology
    Kim, Namhyung
    Song, Kiryong
    Yun, Jongwon
    Yoo, Junghwan
    Rieh, Jae-Sung
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2016, 64 (08) : 2623 - 2630
  • [29] A 2.4 GHz 0.1-Fref-Bandwidth All-Digital Phase-Locked Loop With Delay-Cell-Less TDC
    Song, Minyoung
    Jung, Inhwa
    Pamarti, Sudhakar
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (12) : 3145 - 3151
  • [30] A 9.2 GHz Digital Phase-Locked Loop With Peaking-Free Transfer Function
    Ryu, Sigang
    Yeo, Hwanseok
    Lee, Yoontaek
    Son, Seuk
    Kim, Jaeha
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (08) : 1773 - 1784