A 5 GHz 90-nm CMOS all digital phase-locked loop

被引:0
|
作者
Ping Lu
Henrik Sjöland
机构
[1] Lund University,Electrical and Information Technology
来源
Analog Integrated Circuits and Signal Processing | 2011年 / 66卷
关键词
All Digital Phase-Locked Loop (ADPLL); Time-to-Digital Converter (TDC); Phase Locked Loop (PLL); Digitally Controlled Oscillator (DCO); RF; CMOS;
D O I
暂无
中图分类号
学科分类号
摘要
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a phase-frequency detector (PFD) connected to two time-to-digital converters (TDC). To save power the TDCs use delay line cells with uneven delay time. During frequency acquisition an automatic tuning bank controller selects active bank of the digitally controlled oscillator (DCO), which features three separate tuning banks for both high resolution and wide frequency tuning range. To further increase the resolution a high-speed delta-sigma modulator is also used, modulating the DCO fine tuning word. The PLL achieves a measured phase noise of −125 dBc/Hz at 1 MHz offset from a divided-by-2 carrier frequency of 2.58 GHz. The core area is 0.33 mm2 and the current consumption is 30 mA from a 1.2 V supply.
引用
收藏
页码:49 / 59
页数:10
相关论文
共 50 条
  • [1] A 5 GHz 90-nm CMOS all digital phase-locked loop
    Lu, Ping
    Sjoland, Henrik
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (01) : 49 - 59
  • [2] A 75-GHz phase-locked loop in 90-nm CMOS technology
    Lee, Jri
    Liu, Mingchung
    Wang, Huaide
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (06) : 1414 - 1426
  • [3] 77 GHz phase-locked loop for automobile radar system in 90-nm CMOS technology
    Lin, Yo-Sheng
    Lan, Kai-Siang
    Wang, Chien-Chin
    Lin, Hsin-Chen
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2018, 60 (03) : 546 - 555
  • [4] 77 GHz Phase-Locked Loop for Automobile Radar System in 90 nm CMOS Technology
    Lin, Yo-Sheng
    Lan, Kai-Siang
    Lin, Hsin-Chen
    Lin, Yun-Wen
    2018 IEEE RADIO & WIRELESS SYMPOSIUM (RWS), 2018, : 220 - 223
  • [5] A 132.6-GHz Phase-Locked Loop in 65 nm Digital CMOS
    Lin, Bo-Yu
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (10) : 617 - 621
  • [6] A Wideband 90-nm CMOS Phase-locked Loop with Current Mismatch Calibration for Spur Reduction
    Yu, Yueh-Hua
    Chen, Jau-Horng
    Chen, Yi-Jan Emery
    2018 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS (APMC), 2018, : 1504 - 1506
  • [7] A 60 GHz-Standard Compatible Programmable 50 GHz Phase-Locked Loop in 90 nm CMOS
    Barale, F.
    Sen, P.
    Sarkar, S.
    Pinel, S.
    Laskar, J.
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (07) : 411 - 413
  • [8] A 5.91-8.94GHz phase-locked loop in 65 nm CMOS for 5G applications
    Zhou, Pizeng
    Li, Chao
    Kang, Zehui
    Zheng, Shiyuan
    Wu, Liang
    Xue, Quan
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2023, 65 (04) : 975 - 980
  • [9] A 24-GHz 90-nm CMOS INJECTION-LOCKED FREQUENCY DIVIDER
    Lee, Chien-Feng
    Jang, Sheng-Lyang
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2009, 51 (01) : 32 - 36
  • [10] A 50-GHz phase-locked loop in 0.13-μm CMOS
    Cao, Changhua
    Ding, Yanping
    Kenneth, K. O.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (08) : 1649 - 1656