Power Dissipation of the Network-on-Chip in Multi-Processor System-on-Chip Dedicated for Video Coding Applications

被引:0
|
作者
Dragomir Milojevic
Luc Montperrus
Diederik Verkest
机构
[1] Université Libre de Bruxelles - ULB,Faculty of Applied Sciences; Bio, Electro and Mechanical Systems Department
[2] Arteris S.A.,undefined
[3] Interuniversity Microelectronics Centre - IMEC,undefined
来源
关键词
Multi-processor systems-on-chip (MPSoC); Networks-on-chip (NoC); Real-time video encoding, decoding; AVC/H.264; Low-power VLSI implementation;
D O I
暂无
中图分类号
学科分类号
摘要
In the near future, small electronic hand-held devices will be equipped with digital cameras capable of acquiring high resolution images (HDTV) at real-time rates, resulting in video streams of dozens of megabytes per second. The real-time video decoding and especially encoding of such streams with AVC/ H.264 or SVC standards require a huge amount of computing power that, in the case of a hand-held device, has to be delivered under the constraint of low power dissipation. In this paper we present a Multi-Processor System-on-Chip dedicated for high performance, low-power video coding applications using Network-on-Chip (NoC) as communication infrastructure. Extensive experiments have established the power dissipation models of individual NoC components, i.e. network interfaces, routers and wires. Based on these models and the NoC topology, we build the power model of the complete NoC. For three different implementation scenarios of the AVC/H.264 simple profile encoder we derive the power dissipation of the NoC for image resolutions up to HDTV at rate of 30 frames per second. The results obtained show that for the same application mapping scenario (worst case), moving from CIF to HDTV resolution will result in a 35% increase of the total power dissipation. Finally, for HDTV resolution, the difference in power dissipation between the worst (21 mW) and the best case application mapping scenario is 26%.
引用
收藏
页码:139 / 153
页数:14
相关论文
共 50 条
  • [31] xpipes:: a latency insensitive parameterized network-on-chip architecture for multi-processor SoCs
    Dall'Osso, M
    Biccari, C
    Giovannini, L
    Bertozzi, D
    Benini, L
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 536 - 539
  • [32] A Modular and Distributed Setup for Power and Performance Analysis of Multi-Processor System-on-Chip at Electronic System Level
    Ayub, Muhammad Mudussir
    Kreupl, Franz
    2020 IEEE 39TH INTERNATIONAL PERFORMANCE COMPUTING AND COMMUNICATIONS CONFERENCE (IPCCC), 2020,
  • [33] xpipes: a Latency Insensitive Parameterized Network-on-chip Architecture For Multi-Processor SoCs
    Dall'Osso, Matteo
    Biccari, Gianluca
    Giovannini, Luca
    Bertozzi, Davide
    Benini, Luca
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 45 - 48
  • [34] A complete Multi-Processor System-On-Chip FPGA-based emulation framework
    Del Valle, Pablo G.
    Atienza, David
    Magan, Ivan
    Flores, Javier G.
    Perez, Esther A.
    Mendias, Jose M.
    Benini, Luca
    De Micheli, Giovanni
    IFIP VLSI-SoC 2006: IFIP WG 10.5 International Conference on Very Large Scale Integration & System-on-Chip, 2006, : 140 - 145
  • [35] Parallel Processing of Sequential Media Algorithms on Heterogeneous Multi-Processor System-on-Chip
    Zhao, Peng
    Wang, Dawei
    Yan, Ming
    Li, Sikun
    JOURNAL OF COMPUTERS, 2009, 4 (06) : 477 - 484
  • [36] Embedded multi-processor system-on-chip (MPSoC) design considering process variations
    Wang, Feng
    Xie, Yuan
    2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 2666 - 2670
  • [37] A FAULT-TOLERANT LAYER FOR DYNAMICALLY RECONFIGURABLE MULTI-PROCESSOR SYSTEM-ON-CHIP
    Pham, Hung-Manh
    Pillement, Sebastien
    Demigny, Didier
    2009 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS, 2009, : 284 - 289
  • [38] A fast and accurate validation technique for operating system in multi-processor system-on-chip design
    Bacivarov, I
    Jerraya, AA
    Yoo, S
    ADVANCED TOPICS IN OPTOELECTRONICS, MICROELECTRONICS, AND NANOTECHNOLOGIES, 2002, 5227 : 342 - 348
  • [39] Simulation of synchronous Network-on-chip router for System-on-chip communication
    Ilic, Marko R.
    Petrovic, Vladimir Z.
    Jovanovic, Goran S.
    2012 20TH TELECOMMUNICATIONS FORUM (TELFOR), 2012, : 506 - 509
  • [40] A system level processor/communication co-exploration methodology for multi-processor system-on-chip platforms
    Wieferink, A
    Kogel, T
    Leupers, R
    Ascheid, G
    Meyr, H
    Braun, G
    Nohl, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1256 - 1261